Efficiency improvement in charge pump circuits

被引:94
作者
Wang, CC
Wu, JC
机构
[1] Intergrated Circuit and Syst. Lab., Dept. of Electronics Engineering, National Chiao Tung University
[2] Department of Electrical Engineering, Chung Cheng Institute of Technology
[3] Dept. of Electronics Engineering, National Chiao Tung University, Hsinchu
[4] Carnegie Mellon University, Pittsburgh, PA
[5] Jet Propulsion Laboratory, NASA/Caltech, Pasadena, CA
[6] Electronics Engineering Department, National Chiao Tung University
关键词
charge pump; CMOS analog integrated circuit; latch-up;
D O I
10.1109/4.585287
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventional charge pump circuits use a fixed switching frequency that leads to power efficiency degradation for loading less than the rated loading. This paper proposes a level shifter design that also functions as a frequency converter to automatically vary the switching frequency of a dual charge pump circuit according to the loading. The switching frequency is designed to be 25 kHz with 12 mA loading on both inverting and noninverting outputs. The switching frequency is automatically reduced when loading is lighter to improve the power efficiency. The frequency tuning range of this circuit is designed to be from 100 Hz to 25 KHz. A start-up circuit is included to ensure proper pumping action and avoid latch-up during power-up. A slow turn-on, fast turn-off driving scheme is used in the clock buffer to reduce power dissipation, The new dual charge pump circuit was fabricated in a 3-mu m p-well double-poly single-metal CMOS technology with breakdown voltage of 18 V, the die size is 4.7 x 4.5 mm(2), For comparison, a charge pump circuit with conventional level shifter and clock buffer was also fabricated. The measured results show that the new charge pump has two advantages: 1) the power dissipation of the charge pump is improved by a factor of 32 at no load and by 2% at rated loading of 500 Omega and 2) the breakdown voltage requirement is reduced from 19.2 to 17 V.
引用
收藏
页码:852 / 860
页数:9
相关论文
共 7 条
[1]  
BINGHAM D, 1990, Patent No. 4897774
[2]   ON-CHIP HIGH-VOLTAGE GENERATION IN MNOS INTEGRATED-CIRCUITS USING AN IMPROVED VOLTAGE MULTIPLIER TECHNIQUE [J].
DICKSON, JF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1976, 11 (03) :374-378
[3]   HIGH-SPEED, HIGH-RELIABILITY CIRCUIT-DESIGN FOR MEGABIT DRAM [J].
GILLINGHAM, P ;
FOSS, RC ;
LINES, V ;
SHIMOKURA, G ;
WOJCICKI, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (08) :1171-1175
[4]   AN ON-CHIP BACK-BIAS GENERATOR FOR MOS DYNAMIC MEMORY [J].
MARTINO, WL ;
MOENCH, JD ;
BORMANN, AR ;
TESCH, RC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (05) :820-826
[5]  
Millman J., 1987, Microelectronics
[6]  
MONNA GLE, 1995, P ISCAS95, P747
[7]  
WU JT, 1996, IEEE INT SOL STAT CI, P388