Design of robust, energy-efficient full adders for deep-submicrometer design using hybrid-CMOS logic style

被引:219
作者
Goel, Sumeer [1 ]
Kumar, Ashok [1 ]
Bayoumi, Magdy A. [1 ]
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
关键词
adders; deep-submicrometer design; hybrid-CMOS design style; low-power; noise;
D O I
10.1109/TVLSI.2006.887807
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 [计算机科学与技术];
摘要
We present a new design for a 1-b full adder featuring hybrid-CMOS design style. The quest to achieve a good-drivability, noise-robustness, and low-energy operations for deep submicrometer guided our research to explore hybrid-CMOS style design. Hybrid-CMOS design style utilizes various CMOS logic style circuits to build new full adders with desired performance. This provides the designer a higher degree of design freedom to target a wide range of applications, thus significantly reducing design efforts. We also classify hybrid-CMOS full adders into three broad categories based upon their structure. Using this categorization, many full-adder designs can be conceived. We will present a new full-adder design belonging to one of the proposed categories. The new full adder is based on a novel XOR-XNOR Circuit that generates XOR and XNOR full-swing outputs simultaneously. This circuit outperforms its counterparts showing 5%-37% improvement in the power-delay product (PDP). A novel hybrid-CMOS output stage that exploits the simultaneous XOR-XNOR signals is also proposed. This output stage provides good driving capability enabling cascading of adders without the need of buffer insertion between cascaded stages. There is approximately a 40% reduction in PDP when compared to its best counterpart. The new full adder is based on a novel XOR-XNOR Circuit that generates XOR and XNOR full-swing outputs simultaneously. This circuit outperforms its counterparts showing 5%-37% improvement in the power-delay product (PDP). A novel hybrid-CMOS output stage that exploits the simultaneous XOR-XNOR signals is also proposed. This output stage provides good driving capability enabling cascading of adders without the need of buffer insertion between cascaded stages. There is approximately a 40% reduction in PDP when compared to its best counterpart. During our experimentations, we found out that many of the previously reported adders suffered from the problems of low swing and high noise when operated at low supply voltages. The proposed full adder is energy efficient and outperforms several standard full adders without trading off driving capability and reliability. The new full-adder circuit successfully operates at low voltages with excellent signal integrity and driving capability. To evaluate the performance of the new full adder in a real circuit, we embedded it in a 4- and 8-b, 4-operand carry-save array adder with final carry-propagate adder. The new adder displayed better performance as compared to the standard full adders.
引用
收藏
页码:1309 / 1321
页数:13
相关论文
共 22 条
[1]
[Anonymous], P IEEE
[2]
The twin-transistor noise-tolerant dynamic circuit technique [J].
Balamurugan, G ;
Shanbhag, NR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) :273-280
[3]
Bui HT, 2002, IEEE T CIRCUITS-II, V49, P25, DOI 10.1109/82.996055
[4]
Bui HT, 2000, PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, P25, DOI 10.1109/APASIC.2000.896899
[5]
A review of 0.18-μm full adder performances for tree structured arithmetic circuits [J].
Chang, CH ;
Gu, JM ;
Zhang, MY .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) :686-695
[6]
FAYED A, 2001, P IEEE INT S CIRCUIT
[7]
Design methodologies for high-performance noise-tolerant XOR-XNOR circuits [J].
Goel, S ;
Elgamel, MA ;
Bayoumi, MA ;
Hanafy, Y .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (04) :867-878
[8]
A novel technique for noise-tolerance in dynamic circuits [J].
Goel, S ;
Darwish, T ;
Bayoumi, M .
ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, :203-206
[9]
GOEL S, 2004, P MIDW S CIRCUITS SY
[10]
DELTA-I NOISE SPECIFICATION FOR A HIGH-PERFORMANCE COMPUTING MACHINE [J].
KATOPIS, GA .
PROCEEDINGS OF THE IEEE, 1985, 73 (09) :1405-1415