Novel sizing algorithm for yield improvement under process variation in nanometer technology

被引:79
作者
Choi, SH [1 ]
Paul, BC [1 ]
Roy, K [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
来源
41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004 | 2004年
关键词
D O I
10.1145/996566.996695
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to process parameter variations, a large variability in circuit delay occurs in scaled technologies affecting the yield. In this paper, we propose a sizing algorithm to ensure the speed of a circuit under process variation with a certain degree of confidence while maintaining the area and power budget within a limit. This algorithm estimates the variation in circuit delay using statistical timing analysis considering both inter- and intra-die process variation and resizes the circuit to achieve a desired yield. Experimental results on several benchmark circuits show that one can achieve up to 19% savings in area (power) using our algorithm compared to the worst-case design.
引用
收藏
页码:454 / 459
页数:6
相关论文
共 16 条
[1]  
Agarwal A, 2003, DES AUT CON, P348
[2]  
AGARWAL A, 2002, TAU
[3]  
Bazaraa M. S., 2013, NONLINEAR PROGRAMMIN
[4]  
BERKELAAR MRC, 1997, TAU
[5]  
CHEN CP, 1999, IEEE T CAD, P1014
[6]  
FISHBURN P, 1985, IEEE T CAD, P326
[7]  
JACOBS ETA, 2000, P DATE, P27
[8]  
Jyu H.-F., 1993, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V1, P126, DOI 10.1109/92.238423
[9]  
Papoulis A, 1991, PROBABILITY RANDOM V
[10]  
Rubinstein Reuven Y., 1981, Simulation and the Monte Carlo Method