Silicon surface treatments in advanced MOS gate processing

被引:2
作者
Chang, K
Shanmugasundaram, K
Lee, DO
Roman, P
Wu, CT
Wang, J
Shallenberger, J
Mumbauer, P
Grant, R
Ridley, R
Dolny, G
Ruzyllo, J [1 ]
机构
[1] Penn State Univ, Dept Elect Engn, University Pk, PA 16802 USA
[2] Penn State Univ, Inst Mat Res, University Pk, PA 16802 USA
[3] Primaxx Inc, Allentown, PA USA
[4] Fairchild Semicond, Salt Lake City, UT USA
[5] Fairchild Semicond, Mountain Top, PA 18707 USA
关键词
MOS gate; high-k dielectric; surface treatment; trench oxidation;
D O I
10.1016/j.mee.2003.12.028
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 [电气工程]; 0809 [电子科学与技术];
摘要
Selected aspects of Si surface treatments in MOS gate processing were investigated. The focus was on surface conditioning prior to high-k gate dielectric mist deposition in planar MOS gate configuration and gate oxidation of inside walls of the trench etched in Si substrate. In the former case integrated anhydrous HF chemical oxide etching process lowers EOT as compared to conventional dilute HF etch performed ex situ. Additional in situ step, the UV/NO re-growth of 0.5 nm thick slightly nitrided oxide, further limits formation of an interfacial oxide and decreases EOT. In the case of oxide grown on RIE-delineated surfaces in the trench no reliable gate oxide can be formed without slight etching of RIE damaged silicon surface. No significant difference between the use of sacrificial oxidation and UV/Cl-2 slight etching of walls inside the trench was observed. Trench etching process itself appears to play dominant role in determining reliability of gate oxide in this case. (C) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:130 / 135
页数:6
相关论文
共 6 条
[1]
CHANG K, 2003, IN PRESS P S ADV SHO
[2]
Mist deposited high-k dielectrics for next generation MOS gates [J].
Lee, DO ;
Roman, P ;
Wu, CT ;
Mumbauer, P ;
Brubaker, M ;
Grant, R ;
Ruzyllo, J .
SOLID-STATE ELECTRONICS, 2002, 46 (11) :1671-1677
[3]
ROMAN P, 2002, P 7 INT S CLEAN TECH, P241
[4]
Fluorine in thermal oxides from HF preoxidation surface treatments [J].
Ruzyllo, J ;
Röhr, E ;
Baeyens, M ;
Mertens, P ;
Heyns, M .
ELECTROCHEMICAL AND SOLID STATE LETTERS, 1999, 2 (07) :336-338
[5]
WANG J, 2003, SOLID STATE LETT, V6, pG63
[6]
Wu CT, 2002, PROCEEDINGS OF THE 14TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, P149