Chip integration methodology for the IBM S/390 G5 and G6 custom microprocessors

被引:30
作者
Averill, RM
Barkley, KG
Bowen, MA
Camporese, PJ
Dansky, AH
Hatch, RF
Hoffman, DE
Mayo, MD
McCabe, SA
McNamara, TG
McPherson, TJ
Northrop, GA
Sigal, L
Smith, HH
Webber, DA
Williams, PM
机构
[1] IBM Syst, Div 390, Poughkeepsie, NY 12601 USA
[2] IBM Corp, Div Res, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1147/rd.435.0681
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High frequency processor designs operating at more than 500 MHz and of significant architectural complexity require custom physical design constraints from the inception of the design. New technology introductions such as copper interconnect wiring improve performance but also add complexity in ground rules and wiring. A concept known as chip integration, which includes a combination of critical physical design techniques such as floorplanning, power distribution, high-speed clock design, wiring methodologies, circuit macro floorplanning, chip-level timing/extraction, noise prevention, electrical analysis, design verification, and time to market, is given prioritized design consideration throughout all phases of the implementation. This concept is a key requirement necessary to achieve high frequency of operation, meet area targets within the defined architecture, and ensure a robust and reliable design for transistor counts from 10 to 100 million.
引用
收藏
页码:681 / 706
页数:26
相关论文
共 19 条
[1]   Interconnect and circuit modeling techniques for full-chip power supply noise analysis [J].
Chen, HH ;
Neely, JS .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (03) :209-215
[2]  
CHEN HH, 1996, P IEEE INT S CIRC SY, V4, P544
[3]   On-chip coupled noise analysis of a high performance S/390 microprocessor [J].
Dansky, AH ;
Smith, HH ;
Williams, PM .
47TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 1997 PROCEEDINGS, 1997, :817-825
[4]  
DEUTSCH A, 1996, P IEEE TOP M EL PERF, P30
[5]  
DEUTSCH A, 1997, P IEEE 6 EL PERF EL, P53
[6]   Deep submicron design techniques for the 500MHz IBM S/390 G5 custom microprocessor [J].
Hoffman, DE ;
Averill, RM ;
Curran, B ;
Chan, YH ;
Dansky, A ;
Hatch, R ;
McNamara, T ;
McPherson, T ;
Northrop, G ;
Sigal, L ;
Pelella, A ;
Williams, PM .
INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, :258-263
[7]   Modeling, measurement, and simulation of simultaneous switching noise [J].
McCredie, BD ;
Becker, WD .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (03) :461-472
[8]  
PONNAPAILI S, 1997, METHOD EXTRACTING 3
[9]   Measurement and modeling of on-chip transmission line effects in a 400 MHz microprocessor [J].
Restle, PJ ;
Jenkins, KA ;
Deutsch, A ;
Cook, PW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (04) :662-665