Performance planning

被引:8
作者
Otten, RHJM
Brayton, RK
机构
[1] Univ Calif Berkeley, Dept Elect Engn, Berkeley, CA 94720 USA
[2] Eindhoven Univ Technol, NL-5600 MB Eindhoven, Netherlands
关键词
Electric network synthesis - Integrated circuit layout - Masks;
D O I
10.1016/S0167-9260(99)00022-X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A shift is proposed in the design of VLSI circuits. In conventional design, higher levels of synthesis produce a netlist, from which layout synthesis builds a mask specification for manufacturing. Timing analysis is built into a feedback loop to detect timing violations which are then used to update specifications to synthesis. Such iteration is undesirable, and for very high performance designs, infeasible. The problem is likely to become much worse with future generations of technology. To achieve a non-iterative design flow, we propose that early synthesis stages should use "wireplanning" to distribute delays over the functional elements and interconnect, and layout synthesis should use its degrees of freedom to realize those delays. In this paper we attempt to quantify this problem for future technologies and propose some solutions for a "constant delay" methodology. (C) 2000 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:1 / 24
页数:24
相关论文
共 21 条
[1]  
Bakoglu H., 1990, CIRCUITS INTERCONNEC
[2]   Gate-size selection for standard cell libraries [J].
Beeftink, F ;
Kudva, P ;
Kung, D ;
Stok, L .
1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, :545-550
[3]  
BEEFTINK F, 1995, ACCURATE EFFICIENT L
[4]  
BRAYTON RK, 1987, P 3 INT S VLSI TECHN, P269
[5]  
DEAS AR, 1985, P VLSI85 TOKYO, P61
[6]  
FISHER PD, 1998, CLOCK CYCLE ESTIMATI
[7]  
GOSTI W, 1998, WIRE PLANNING LOGIC
[8]  
GRODSTEIN J, 1995, ICCAD
[9]  
Khatri S. P., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P491, DOI 10.1109/DAC.1999.781365
[10]  
KUDVA P, 1998, P INT WORKSH LOG SYN, P408