Model-free estimation of defect clustering in integrated circuit fabrication

被引:61
作者
Friedman, DJ
Hansen, MH
Nair, VN
James, DA
机构
[1] AT&T BELL LABS,MURRAY HILL,NJ 07974
[2] UNIV MICHIGAN,ANN ARBOR,MI 48109
基金
美国国家科学基金会;
关键词
D O I
10.1109/66.618208
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes a model-free method for estimating some yield metrics that are used to track integrated circuit fabrication processes. Our method uses binary probe test data at the wafer level to estimate the size, shape and location of large-area defects or clusters of defective chips, Unlike previous methods in the yield modeling Literature, our approach makes extensive use of the location of failing chips to directly identify clusters, An important byproduct of this analysis is a decomposition of wafer yield that attributes defective chips to either large- or small-area defects, Simulation studies show that our procedure is superior to the time-honored windowing technique for achieving a similar breakdown, In addition, by directly estimating defect clusters, we can provide engineers with a greater understanding of the manufacturing process, It has been our experience that routine identification of the spatial signatures of clustered defects and associated root-cause analysis is a cost-effective approach to yield and process improvement.
引用
收藏
页码:344 / 359
页数:16
相关论文
共 21 条
[1]  
[Anonymous], 1993, J AGR BIOL ENVIR ST
[2]  
Cliff AD., 1981, Spatial processes :models and applications
[3]   THE USE AND EVALUATION OF YIELD MODELS IN INTEGRATED-CIRCUIT MANUFACTURING [J].
CUNNINGHAM, JA .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1990, 3 (02) :60-71
[4]  
DIGGLE PJ, 1981, INTERPRETING MULTIVA, P55
[5]  
HAM WE, 1978, RCA REV, V39, P231
[6]  
HAMMERT RS, 1981, SOLID STATE ELECT, V24, P511
[7]  
HANSEN MH, 1997, IN PRESS TECHNOMETRI, V39
[8]  
KOREN I, 1994, IEEE T VLSI SYST, V2, P251
[9]  
Lee AJ, 1990, U STAT THEORY PRACTI
[10]  
MALLORY CL, 1983, SOLID STATE TECH NOV, P121