Automated low-power technique exploiting multiple supply voltages applied to a media processor

被引:11
作者
Usami, K
Nogami, K
Igarashi, M
Minami, F
Kawasaki, Y
Ishikawa, T
Kanazawa, M
Aoki, T
Takano, M
Mizuno, C
Ichida, M
Sonoda, S
Takahashi, M
Hatanaka, N
机构
来源
PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE | 1997年
关键词
D O I
10.1109/CICC.1997.606600
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an automated design technique to reduce power by making use of two supply voltages. The technique consists of structure synthesis, placement and routing. The structure synthesizer clusters the gates off the critical paths so as to supply the reduced voltage to save power. The placement and routing tool assigns either the reduced voltage or the unreduced one to each row so as to minimize the area overhead. Combining these techniques together, we applied it to the random logic modules of a media processor chip. The combined technique reduced the power by 47% on average with an area overhead of 15% at the random logic, while keeping the performance.
引用
收藏
页码:131 / 134
页数:4
相关论文
empty
未找到相关数据