Analysis of width edge effects in advanced isolation schemes for deep submicron CMOS technologies

被引:70
作者
Sallagoity, P
AdaHanifi, M
Paoli, M
Haond, M
机构
[1] France Telecom CNET Grenoble, Meylan
关键词
D O I
10.1109/16.543025
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The evolution of the active area/isolation transition has resulted in modification of the isolation induced parasitic effects on the device, Based on experimental and simulation results, this paper presents an analysis of the corner parasitic effects induced by an abrupt transition, The substrate bias, transistor length and width dependence of the corner effect is studied. It is shown that the corner parasitic transistor is less sensitive to short channel and substrate bias effects, The parasitic effect behavior as a function of certain technological parameters is studied by simulating the isolation process, It is demonstrated that certain technological parameters linked to the isolation process must be perfectly controlled for a good integration of future isolation technologies, especially for shallow trench isolation (STI).
引用
收藏
页码:1900 / 1906
页数:7
相关论文
共 17 条
[1]   3-DIMENSIONAL ANALYTICAL SUBTHRESHOLD MODELS FOR BULK MOSFET [J].
AGRAWAL, B ;
DE, VK ;
MEINDL, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (12) :2170-2180
[2]   THE INVERSE-NARROW-WIDTH EFFECT [J].
AKERS, LA .
IEEE ELECTRON DEVICE LETTERS, 1986, 7 (07) :419-421
[3]   CHARACTERIZATION OF THE INVERSE-NARROW-WIDTH EFFECT [J].
AKERS, LA ;
SUGINO, M ;
FORD, JM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (12) :2476-2484
[4]  
[Anonymous], ATL US MAN
[5]  
BRYANT A, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P671, DOI 10.1109/IEDM.1994.383292
[6]   THE CURRENT-CARRYING CORNER INHERENT TO TRENCH ISOLATION [J].
BRYANT, A ;
HAENSCH, W ;
GEISSLER, S ;
MANDELMAN, J ;
POINDEXTER, D ;
STEGER, M .
IEEE ELECTRON DEVICE LETTERS, 1993, 14 (08) :412-414
[7]   EXPLORATION OF LOCOS-TYPE ISOLATION LIMIT USING SUPERSILO ISOLATION BY RAPID THERMAL NITRIDATION OF SILICON [J].
DELEONIBUS, S ;
MARTIN, F ;
DEPONTCHARRA, JD ;
TEDESCO, S .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1993, 140 (10) :2908-2916
[8]  
HWANG JM, 1992 INT SOI C P, P148
[9]   A VARIABLE-WORK-FUNCTION POLYCRYSTALLINE-SI1-XGEX GATE MATERIAL FOR SUBMICROMETER CMOS TECHNOLOGIES [J].
KING, TJ ;
PFIESTER, JR ;
SARASWAT, KC .
IEEE ELECTRON DEVICE LETTERS, 1991, 12 (10) :533-535
[10]  
Kistler N., 1993, International Electron Devices Meeting 1993. Technical Digest (Cat. No.93CH3361-3), P727, DOI 10.1109/IEDM.1993.347210