An all-analog multiphase delay-locked loop using a replica delay line for wide-range operation and low-jitter performance

被引:139
作者
Moon, Y [1 ]
Choi, J
Lee, K
Jeong, DK
Kim, MK
机构
[1] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
[2] Silicon Image Inc, Sunnyvale, CA 94086 USA
关键词
delay-locked loop; duty-cycle correction; dynamic phase detector; multiphase clock generation; replica delay line; triply controlled delay cell;
D O I
10.1109/4.826820
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an all-analog multiphase delay-locked loop (DLL) architecture that achieves both wide-range operation and low-jitter performance. A replica delay line is attached to a conventional DLL to fully utilize the frequency range of the voltage-controlled delay line. The proposed DLL keeps the same benefits of conventional DLL's such as good jitter performance and multiphase clock generation. The DLL incorporates dynamic phase detectors and triply controlled delay cells with cell-level duty-cycle correction capability to generate equally spaced eight-phase clocks. The chip has been fabricated using a 0.35-mu m CMOS process, The peak-to-peak jitter is less than 30 ps over the operating frequency range of 62.5-250 MHz. At 250 MHz, its jitter supply sensitivity is 0.11 ps/mV, It occupies smaller area (0.2 mm(2)) and dissipates less power (42 mW) than other wide-range DLL's [2]-[7].
引用
收藏
页码:377 / 384
页数:8
相关论文
共 15 条
[1]   A NOVEL PRECISION MOS SYNCHRONOUS DELAY-LINE [J].
BAZES, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (06) :1265-1271
[2]  
CHEN D, 1997, ISSCC, P242
[3]   MULTIFREQUENCY ZERO-JITTER DELAY-LOCKED LOOP [J].
EFENDOVICH, A ;
AFEK, Y ;
SELLA, C ;
BIKOWSKY, Z .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (01) :67-70
[4]   A portable digital DLL for high-speed CMOS interface circuits [J].
Garlepp, BW ;
Donnelly, KS ;
Kim, J ;
Chau, PS ;
Zerbe, JL ;
Huang, C ;
Tran, CV ;
Portmann, CL ;
Stark, D ;
Chan, YF ;
Lee, TH ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :632-644
[5]   Jitter and phase noise in ring oscillators [J].
Hajimiri, A ;
Limotyrakis, S ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) :790-804
[6]   DESIGN OF PLL-BASED CLOCK GENERATION CIRCUITS [J].
JEONG, DK ;
BORRIELLO, G ;
HODGES, DA ;
KATZ, RH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (02) :255-261
[7]   A VARIABLE DELAY-LINE PLL FOR CPU - COPROCESSOR SYNCHRONIZATION [J].
JOHNSON, MG ;
HUDSON, EL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) :1218-1223
[8]  
KIM B, 1990, THESIS U CALIFORNIA
[9]   A 960-Mb/s/pin interface for skew-tolerant bus using low jitter PLL [J].
Kim, S ;
Lee, K ;
Moon, Y ;
Jeong, DK ;
Choi, YH ;
Lim, HK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) :691-700
[10]  
LEE K, DUAL LOOP DELAY LOCK