A digital-background calibration technique for minimizing timing-error effects in time-interleaved ADC's

被引:113
作者
Jin, HW [1 ]
Lee, EKF [1 ]
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 2000年 / 47卷 / 07期
基金
美国国家科学基金会;
关键词
calibration; clock jitter; interpolation; parallel converter; SFDR improvement; time-interleaved analog-to-digital converter; tinting error; timing jitter;
D O I
10.1109/82.850419
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Timing errors in time-interleaved ADC's often generate undesirable spurs, and hence, degrade the spurious-free dynamic range (SFDR) of the ADC, In this paper, a digital-background calibration technique is proposed to minimize these effects, The proposed technique is based on digital interpolation, which estimates the correct output values from the output samples that suffer from timing errors. Since this technique requires an accurate estimation of the timing errors of the individual channels, a digital-background timing-error measurement technique is also proposed. Theoretical analysis, as well as simulation results, show that the calibration technique can greatly attenuate the spurs, and the SFDR can be significantly improved by 20-60 dB, depending on the digital hardware complexity and the ratio of sampling frequency and signal Frequency. The major advantage of this technique is that all the calibration processes are carried out in the background using digital circuits, and only slight modification is required on the analog part of the ADC for obtaining a background estimation of the timing errors.
引用
收藏
页码:603 / 613
页数:11
相关论文
共 17 条
[1]  
*AN DEV INC, 1996, AD9042 DAT
[2]   TIME INTERLEAVED CONVERTER ARRAYS [J].
BLACK, WC ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) :1022-1029
[3]  
BURDEN RL, 1981, NUMERICAL ANAL, P88
[4]  
*BURR BROWN CO, 1999, ADS807 DAT
[5]   AN 8-B 85-MS/S PARALLEL PIPELINE A/D CONVERTER IN 1-MU-M CMOS [J].
CONROY, CSG ;
CLINE, DW ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) :447-454
[6]  
CONROY CSG, 1994, THESIS U CALIFORNIA
[7]   A digital background calibration technique for time-interleaved analog-to-digital converters [J].
Fu, DH ;
Dyer, KC ;
Lewis, SH ;
Hurst, PJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) :1904-1911
[8]   DIGITAL SPECTRA OF NONUNIFORMLY SAMPLED SIGNALS - FUNDAMENTALS AND HIGH-SPEED WAVEFORM DIGITIZERS [J].
JENQ, YC .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1988, 37 (02) :245-251
[10]   Perfect reconstruction of digital spectrum from nonuniformly sampled signals [J].
Jenq, YC .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (03) :649-652