A CMOS self-calibrating frequency synthesizer

被引:103
作者
Wilson, WB
Moon, UK
Lakshmikumar, KR
Dai, L
机构
[1] Bell Labs, Lucent Technol, Allentown, PA 18103 USA
[2] Oregon State Univ, Corvallis, OR 97330 USA
[3] Univ Minnesota, Dept Elect Engn, Minneapolis, MN 55455 USA
关键词
frequency synthesizer; low jitter; phase-locked loop;
D O I
10.1109/4.871320
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A programmable phase-locked-loop (PLL)-based frequency synthesizer, capable of automatically adjusting the nominal center frequency of the voltage-controlled oscillator (VCO) to an optimum value is described, In fully integrated PLLs, the VCO output frequency should be tunable over a wide range of frequencies, covering the desired range of the synthesizer output frequencies, for all processing variations and operating conditions. A wide tuning range realized by making the VCO gain K-o large has the unwanted effect of increasing the phase noise at the output of the VCO, and hence the PLL as well, In this work, the wide tuning range is realized by digital control, with process variability managed through self-calibration. The PLL is only required to pull the oscillator output frequency to account for the digital quantization, temperature variations, and some margin. This allows the K-o to be small, with better noise performance resulting. The prototype self-calibrating frequency synthesizer, capable of operating from 80 MHz to 1 GHz, demonstrates a measured absolute jitter of 20-ps rms at 480-MHz operating frequency. The prototype IC is fabricated in a 0.35-mu m 3-V digital CMOS process.
引用
收藏
页码:1437 / 1444
页数:8
相关论文
共 12 条
[1]  
BITTING R, 1992, P IEEE CUST INT CIRC
[2]   Phase noise in oscillators: DAEs and colored noise sources [J].
Demir, A .
1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, :170-177
[3]  
Demir A, 1998, 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, P26, DOI 10.1109/DAC.1998.724434
[4]  
EGAN WF, 1990, IEEE T ULTRASONI JUL, P307
[5]   CHARGE-PUMP PHASE-LOCK LOOPS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1980, 28 (11) :1849-1858
[6]  
LAKSHMIKUMAR KR, Patent No. 5619125
[7]  
LAKSHMIKUMAR KR, 1998, Patent No. 5815390
[8]  
MANEATIS JG, 1993, ISSCC DIGEST TECHNIC, P118
[9]  
OLEARY M, 1987, MICROWAVES RF, V26, P185
[10]   AN ECL-2L FREQUENCY-SYNTHESIZER FOR AM-FM RADIO WITH AN ALIVE ZONE PHASE COMPARATOR [J].
PRESLAR, DR ;
SIWINSKI, JF .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1981, 27 (03) :220-226