High performance fully-depleted tri-gate CMOS transistors

被引:331
作者
Doyle, BS [1 ]
Datta, S
Doczy, M
Hareland, S
Jin, B
Kavalieros, J
Linton, T
Murthy, A
Rios, R
Chau, R
机构
[1] Intel Corp, Log Technol Dev, Components Res, Hillsboro, OR 97124 USA
[2] Intel Corp, Log Technol Dev, TCAD, Hillsboro, OR 97124 USA
关键词
CMOSFET logic devices; CMOSFETs; MOS devices; MOSFET logic devices; MOSFETs;
D O I
10.1109/LED.2003.810888
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fully-depleted (FD) tri-gate CMOS transistors with 60 nm physical gate lengths on SOI substrates have been fabricated. These devices consist of a top and two side gates on an insulating layer. The transistors show near-ideal subthreshold gradient and excellent DIBL behavior, and have drive current characteristics greater than any non-planar devices reported so far, for correctly-targeted threshold voltages. The tri-gate devices also demonstrate full depletion at silicon body dimensions approximately 1.5-2 times greater than either single gate SOI or non-planar double-gate SOI for similar gate lengths, indicating that these devices are easier to fabricate using the conventional fabrication tools. Comparing tri-gate transistors to conventional bulk CMOS device at the same technology node, these non-planar devices are found to be competitive with similarly-sized bulk CMOS transistors. Furthermore, three-dimensional (3-D) simulations of tri-gate transistors with transistor gate lengths down to 30 nm show that the 30 nm tri-gate device remains fully depleted, with near-ideal subthreshold swing and excellent short channel characteristics, suggesting that the tri-gate transistor could pose a viable alternative to bulk transistors in the near future.
引用
收藏
页码:263 / 265
页数:3
相关论文
共 10 条
[1]  
Chau R., 2001, IEDM, P621
[2]  
CHAU R, 2002 INT C SOL STAT, P68
[3]  
Colinge J. P., 1990, International Electron Devices Meeting 1990. Technical Digest (Cat. No.90CH2865-4), P595, DOI 10.1109/IEDM.1990.237128
[4]  
Kedzierski J., 2001, International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224), p19.5.1, DOI 10.1109/IEDM.2001.979530
[5]   Wire-channel and wrap-around-gate metal-oxide-semiconductor field-effect transistors with a significant reduction of short channel effects [J].
Leobandung, E ;
Gu, J ;
Guo, LJ ;
Chou, SY .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1997, 15 (06) :2791-2794
[6]   Sub-60-nm quasi-planar FinFETs fabricated using a simplified process [J].
Lindert, N ;
Chang, LL ;
Choi, YK ;
Anderson, EH ;
Lee, WC ;
King, TJ ;
Bokor, J ;
Hu, CM .
IEEE ELECTRON DEVICE LETTERS, 2001, 22 (10) :487-489
[7]   Pi-gate SOI MOSFET [J].
Park, JT ;
Colinge, JP ;
Diaz, CH .
IEEE ELECTRON DEVICE LETTERS, 2001, 22 (08) :405-406
[8]  
THOMPSON S, 2001, IEDM, P257
[9]   Device design considerations for double-gate, ground-plane, and single-gated ultra-thin SOI MOSFET's at the 25 nm channel length generation [J].
Wong, HSP ;
Frank, DJ ;
Solomon, PM .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :407-410
[10]  
YUAN RH, 1993, IEEE T ELECTRON DEV, V39, P1704