Modeling and stability analysis of a simulation-stimulation interface for hardware-in-the-loop applications

被引:28
作者
Ayasun, Saffet [1 ]
Fischl, Robert
Vallieu, Sean
Braun, Jack
Cadirli, Dilek
机构
[1] Nigde Univ, Dept Elect & Elect Engn, TR-51100 Nigde, Turkey
[2] F&H Appl Sci Assoc Inc, Mt Laurel, NJ 08054 USA
[3] Burlington Cty Coll, Pemberton, NJ 08068 USA
关键词
hardware-in-the-loop simulation; simulation-stimulation interface; power supply emulator; load emulator; modeling; time delay; stability;
D O I
10.1016/j.simpat.2007.03.002
中图分类号
TP39 [计算机的应用];
学科分类号
081203 [计算机应用技术]; 0835 [软件工程];
摘要
This paper presents the stability evaluation of a Simulation-Stimulation (Sim-Stim) interface that integrates hardware to software to perform Hardware-In-the-Loop (HIL) studies for testing and developing electrical equipment. Modeling issues of such an interface are discussed and a practical Sim-Stim interface model whose parameters are sampling rate and time delay is developed for the theoretical evaluation of the stability. The developed Sim-Stim interface model is applied to a low power DC system and closed-loop stability of the resulting HIL system is studied analytically in terms of time delay and sampling rate. A prototype of Sim-Stim interface is designed and realized to validate theoretical stability results using HIL simulation. (C) 2007 Elsevier B.V. All rights reserved.
引用
收藏
页码:734 / 746
页数:13
相关论文
共 22 条
[1]
Astrom K., 1997, COMPUTER CONTROLLED
[2]
Ayasun S, 2003, IEEE INTERNATIONAL SYMPOSIUM ON DIAGNOSTICS FOR ELECTRIC MACHINES, POWER ELECTRONICS AND DRIVES, PROCEEDINGS, P361
[3]
Ayasun S., 2002, P INT C MOD SIM EL C, P185
[4]
Real-time digital simulation of power electronic apparatus interfaced with digital controllers [J].
Dinavahi, VR ;
Iravani, MR ;
Bonert, R .
IEEE TRANSACTIONS ON POWER DELIVERY, 2001, 16 (04) :775-781
[5]
Synchronizing generations with HITL simulation [J].
Grono, AJ .
IEEE COMPUTER APPLICATIONS IN POWER, 2001, 14 (04) :43-46
[6]
LEE YI, 1999, P 32 IEEE C DEC CONT, P1316
[7]
A novel approach to power quality assessment: Real time hardware-in-the-loop test bed [J].
Liu, Y ;
Steurer, M ;
Ribeiro, P .
IEEE TRANSACTIONS ON POWER DELIVERY, 2005, 20 (02) :1200-1201
[8]
Simulation gets into the loop [J].
Maclay, D .
IEE REVIEW, 1997, 43 (03) :109-&
[9]
Monti A, 2005, 2005 IEEE ELECTRIC SHIP TECHNOLOGIES SYMPOSIUM, P39
[10]
Rapid prototyping of digital controls for power electronics [J].
Monti, A ;
Santi, E ;
Dougal, RA ;
Riva, M .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2003, 18 (03) :915-923