High-speed, low-power BiCMOS comparator using a pMOS variable load

被引:6
作者
Boni, A [1 ]
Morandi, C [1 ]
机构
[1] Univ Parma, Dipartimento Ingn Informaz, I-43100 Parma, Italy
关键词
analog-digital conversion; BiCMOS analog integrated circuits; comparators; high-speed integrated circuits;
D O I
10.1109/4.654946
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel BICMOS latched comparator for high-speed, low-power applications is proposed, The resistive load of conventional current-steering comparators is replaced by a variable load made by a pMOS transistor that, during the comparison cycle, is successively biased in three different operating regions, This solution provides a lower power consumption than conventional architectures, without sacrificing sampling speed. Post-layout simulation results and measurements performed on the prototypes are presented.
引用
收藏
页码:143 / 146
页数:4
相关论文
共 9 条
[1]  
*AMS, 1995, 12 GAMM M BICMOS PRO
[2]  
BONI A, 1996, P IEEE VLSI DES 96 C, P94
[3]   A MONOLITHIC 8-BIT A/D CONVERTER WITH 120 MHZ CONVERSION RATE [J].
INOUE, M ;
SADAMATSU, H ;
MATSUZAWA, A ;
KANDA, A ;
TAKEMOTO, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :837-841
[4]   AN 8-BIT 200-MHZ BICMOS COMPARATOR [J].
LIM, PJ ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (01) :192-199
[5]   A 400-MHZ INPUT FLASH CONVERTER WITH ERROR CORRECTION [J].
MANGELSDORF, CW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (01) :184-191
[6]   AN 8-BIT 250 MEGASAMPLE PER 2ND ANALOG-TO-DIGITAL CONVERTER - OPERATION WITHOUT A SAMPLE AND HOLD [J].
PEETZ, B ;
HAMILTON, BD ;
KANG, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) :997-1002
[7]  
VANDEPLASSCHE R, 1994, INTEGRATED ANALOG DI, P189
[8]   A HIGH-SPEED CMOS COMPARATOR WITH 8-B RESOLUTION [J].
YIN, GM ;
EYNDE, FO ;
SANSEN, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (02) :208-211
[9]   AN 8-BIT, 100 MS/S FLASH ADC [J].
YOSHII, Y ;
ASANO, K ;
NAKAMURA, M ;
YAMADA, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :842-846