Collapsing the transistor chain to an effective single equivalent transistor

被引:5
作者
Chatzigeorgiou, A [1 ]
Nikolaidis, S [1 ]
机构
[1] Aristotelian Univ Salonika, Dept Comp Sci, GR-54006 Salonika, Greece
来源
DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS | 1998年
关键词
D O I
10.1109/DATE.1998.655829
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The most common practice to model the transistor chain, as it appears in CMOS gates, is to collapse if to a single equivalent transistor This method is analyzed and improvements are presented in this paper. Inherent shortcomings are removed and an effective transistor width is calculated taking into account the operating conditions of the structure, resulting in very good agreement with SPICE simulations. The actual time point when the chain starts conducting which influences significantly the accuracy of the model is also extracted. Finally, an algorithm to collapse every possible input pattern to a single input is presented.
引用
收藏
页码:2 / 6
页数:5
相关论文
empty
未找到相关数据