Practical Strategies for Power-Efficient Computing Technologies

被引:130
作者
Chang, Leland [1 ]
Frank, David J. [1 ]
Montoye, Robert K. [1 ]
Koester, Steven J. [1 ]
Ji, Brian L. [1 ]
Coteus, Paul W. [1 ]
Dennard, Robert H. [1 ]
Haensch, Wilfried [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
Circuit optimization; CMOS digital integrated circuits; CMOSFETs; integrated circuit design; integrated circuit interconnections; parallel machines; power distribution; CMOS; VARIABILITY; CHALLENGES; MOSFETS; DESIGN; FET;
D O I
10.1109/JPROC.2009.2035451
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
After decades of continuous scaling, further advancement of silicon microelectronics across the entire spectrum of computing applications is today limited by power dissipation. While the trade-off between power and performance is well-recognized, most recent studies focus on the extreme ends of this balance. By concentrating instead on an intermediate range, an similar to 8 x improvement in power efficiency can be attained without system performance loss in parallelizable applications-those in which such efficiency is most critical. It is argued that power-efficient hardware is fundamentally limited by voltage scaling, which can be achieved only by blurring the boundaries between devices, circuits, and systems and cannot be realized by addressing any one area alone. By simultaneously considering all three perspectives, the major issues involved in improving power efficiency in light of performance and area constraints are identified. Solutions for the critical elements of a practical computing system are discussed, including the underlying logic device, associated cache memory, off-chip interconnect, and power delivery system. The IBM Blue Gene system is then presented as a case study to exemplify several proposed directions. Going forward, further power reduction may demand radical changes in device technologies and computer architecture; hence, a few such promising methods are briefly considered.
引用
收藏
页码:215 / 236
页数:22
相关论文
共 63 条
[1]  
Almasi G, 2008, IBM J RES DEV, V52, P199
[2]  
Amdahl G.M, 1967, AFIPS67 SPRING P AFI, P483, DOI DOI 10.1145/1465482.1465560
[3]   Fabrication and characterization of robust through-silicon vias for silicon-carrier applications [J].
Andry, P. S. ;
Tsang, C. K. ;
Webb, B. C. ;
Sprogis, E. J. ;
Wright, S. L. ;
Dang, B. ;
Manzer, D. G. .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) :571-581
[4]  
[Anonymous], 2005, Proceedings of the 2nd Conference on Computing Frontiers
[5]  
[Anonymous], IBM J RES DEV
[6]  
ATHAS W, 2000, P INT WORKSH LOW POW, P173
[7]   GENERALIZED SCALING THEORY AND ITS APPLICATION TO A 1/4 MICROMETER MOSFET DESIGN [J].
BACCARANI, G ;
WORDEMAN, MR ;
DENNARD, RH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (04) :452-462
[8]   LOGICAL REVERSIBILITY OF COMPUTATION [J].
BENNETT, CH .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1973, 17 (06) :525-532
[9]   A transregional CMOS SRAM with single, LogicVDD and dynamic power rails [J].
Bhavnagarwala, AJ ;
Kosonocky, SV ;
Kowalczyk, SP ;
Joshi, RV ;
Chan, YH ;
Srinivasan, U ;
Wadhwa, JK .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :292-293
[10]  
Bulzacchelli J.F., 2009, P IEEE INT SOL STAT, P368