Low-power digital filtering using multiple voltage distribution and adaptive voltage scaling

被引:9
作者
Dhar, S [1 ]
Maksimovic, D [1 ]
机构
[1] Univ Colorado, Dept Elect & Comp Engn, Boulder, CO 80309 USA
来源
ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN | 2000年
关键词
D O I
10.1109/LPE.2000.876783
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an adaptive power management architecture to reduce power consumption in digital filters. The proposed approach combines two low-power techniques which utilize supply voltage reduction. The first technique, multiple voltage distribution (MVD), attempts to reduce power consumption by assigning reduced supply voltages to circuit modules while satisfying timing constraints. The second technique, adaptive voltage scaling (AVS), dynamically adjusts these multiple voltages to meet throughput requirements resulting in further power reduction. An FIR filter application using the combined MVD-AVS power management scheme for two adaptively scaled supply voltages is shown to consume one-third the power of a fixed supply voltage scheme, and half the power consumed with a single supply AVS.
引用
收藏
页码:207 / 209
页数:3
相关论文
共 5 条
  • [1] CHANG J, 1996, P INT S LOW POW EL D
  • [2] GOODMAN J, 1998, IEEE J SOL STAT CIRC, V33
  • [3] KURODA TH, 1998, IEEE J SOLID STATE C, V33
  • [4] LUDWIG JT, 1996, IEEE J SOLID STATE C, V31
  • [5] Usami K., 1995, P INT WORKSH LOW POW