An on-chip, interconnect capacitance characterization method with sub-femto-farad resolution

被引:30
作者
Chen, JC [1 ]
Sylvester, D [1 ]
Hu, CM [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
capacitance measurement; integrated circuit interconnections; modeling; monitoring; test structures;
D O I
10.1109/66.670160
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A simple, accurate method of measuring interconnect capacitances is presented, The test structure has excellent resolution, needs only DC measurements, and is compact enough for scribe-line implementation, These qualities make it suitable for measurement-based, interconnect capacitance characterization in a comparable fashion to current characterization efforts for MOSFET devices. The entire characterization scheme is demonstrated for a production 0.5-mu m, three-level metal technology. The method no only provides an accurate assessment of actual capacitance variation but provides valuable feedback on the variability of physical parameters such as interlevel dielectric (ILD) thickness and drawn width reductions for process control as well.
引用
收藏
页码:204 / 210
页数:7
相关论文
共 9 条
[1]   Modeling and extraction of interconnect capacitances for multilayer VLSI circuits [J].
Arora, ND ;
Raol, KV ;
Schumann, R ;
Richardson, LM .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (01) :58-67
[2]  
GASTON GJ, 1995, P IEEE INT C MICR TE, V8
[3]  
KORTEKAAS C, 1990, P IEEE 1990 INT C MI, V3
[4]  
LAQUAI B, 1992, P IEEE INT C MICR TE, V5
[5]  
NOUET P, 1997, P IEEE 1997 INT C MI, V10
[6]  
OH SY, 1996, P IEEE INT EL DEV M
[7]  
SAKURAI T, 1983, IEEE T ELECT DEVICES, V30
[8]  
SHYU JB, 1984, IEEE J SOLID STATE C, V19
[9]  
1997, RAPHAEL VER 4 0