Deep packet filter with dedicated logic and read only memories

被引:44
作者
Cho, YH [1 ]
Mangione-Smith, WH [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
来源
12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS | 2004年
关键词
D O I
10.1109/FCCM.2004.25
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Searching for multiple string patterns in a stream Of data is a computationally expensive task. The speed of the search pattern module determines the overall performance of deep packet inspection firewalls, intrusion detection systems (IDS), and intrusion prevention systems (IPS). For example, one open source IDS configured for 845 patterns, can sustain a throughput of only 50 Mbps running on a dual 1-GHz Pentium III system. Using such systems would not be practical for filtering high speed networks with over I Gbps traffic. Some of these systems are implemented with field programmable gate arrays (FPGA) so that they are fast and programmable. However such FPGA filters tend to be too large to be mapped on to a single FPGA. By sharing the common sub-logic in the design, we can effectively shrink the footprint of the filter Then, for a large subset of the patterns, the logic area can be further reduced by using a memory based architecture. These design methods allow our filter for 2064 attack patterns to map onto a single Xilinx Spartan 3 - XC3S2000 FPGA with a filtering rate of over 3 Gbps of network traffic.
引用
收藏
页码:125 / 134
页数:10
相关论文
共 13 条
[1]  
[Anonymous], 12 C FIELD PROGR LOG
[2]  
[Anonymous], 13 C FIELD PROGR LOG
[3]  
BLOOM B, 1970, COMMUNICATIONS A JUL
[4]  
CLARK CR, 2004, IEEE S FIELD PROGR C
[5]  
DHARMAPURIKAR S, 2003, IEEE HOT INTERCONNEC, V12
[6]  
DUBRAWSKY I, 2003, INFOCUS JUL
[7]  
FRANKLIN R, 2002, P IEEE S FPGAS CUST
[8]  
GOKHALE M, 2002, 12 C FIELD PROGR LOG, P404
[9]  
GUCCIONE DLS, 2000, IPDPS 2000 WORKSH CA
[10]  
Lockwood J. W., 2003, MILITARY AEROSPACE P, P2003