STANDBY ACTIVE-MODE LOGIC FOR SUB-1-V OPERATING ULSI MEMORY

被引:19
作者
TAKASHIMA, D
WATANABE, S
NAKANO, H
OOWAKI, Y
OHUCHI, K
TANGO, H
机构
[1] ULSI Research Center, Toshiba Corporation, Kawasaki 210, Komukai, Toshiba-cho Saiwai-ku
关键词
9;
D O I
10.1109/4.280693
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
New gate logics, standby/active mode logic I and II, for future 1 G/4 Gb DRAM's and battery operated memories are proposed. The circuits realize sub-1-V supply voltage operation with a small 1-muA standby subthreshold leakage current, by allowing 1 mA leakage in the active cycle. Logic I is composed of logic gates using dual threshold voltage (Vt) transistors, and it can achieve low standby leakage by adopting high Vt transistors only to transistors which cause a standby leakage current. Logic II uses dual supply voltage lines, and reduces the standby leakage by controlling the supply voltage of transistors dissipating a standby leakage current. The gate delay of logic I is reduced by 30-37% at the supply voltage of 1.5-1.0 V, and the gate delay of logic II is reduced by 40-85% at the supply voltage of 1.5-0.8 V, as compared to that of the conventional CMOS logic.
引用
收藏
页码:441 / 447
页数:7
相关论文
共 9 条
[1]  
HORIGUCHI M, 1993, MAY S VLSI CIRC, P47
[2]  
ISHIBASHI K, 1992, FEB ISSCC, P206
[3]  
KITSUKAWA G, 1993, FEB ISSCC, P48
[4]   SUB-1-V SWING INTERNAL BUS ARCHITECTURE FOR FUTURE LOW-POWER ULSIS [J].
NAKAGOME, Y ;
ITOH, K ;
ISODA, M ;
TAKEUCHI, K ;
AOKI, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) :414-419
[5]  
SAKATA T, 1993, MAY S VLSI CIRC, P45
[6]   A 1-V OPERATING 256-KB FULL-CMOS SRAM [J].
SEKIYAMA, A ;
SEKI, T ;
NAGAI, S ;
IWASE, A ;
SUZUKI, N ;
HAYASAKA, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (05) :776-782
[7]  
TAKASHIMA D, 1993, MAY S VLSI CIRC, P83
[8]  
TORIUMI A, 1992, AUG C SOL STAT DEKV, P487
[9]  
YABE T, 1993, MAY S VLSI CIRC, P107