A PLL CLOCK GENERATOR WITH 5 TO 110 MHZ OF LOCK RANGE FOR MICROPROCESSORS

被引:225
作者
YOUNG, IA
GREASON, JK
WONG, KL
机构
[1] Portland Technology Development, Intel Corporation, Hillsboro
关键词
D O I
10.1109/4.165341
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A microprocessor clock generator based upon an analog phase-locked loop (PLL) is described for deskewing the internal logic control clock to an external system clock. This PLL is fully integrated onto a 1.2-million-transistor microprocessor in 0.8-mum CMOS technology without the need for external components. It operates with a lock range from 5 up to 110 MHz. The clock skew is less than 0.1 ns, with a peak-to-peak jitter of less than 0.3 ns for a 50-MHz system clock frequency.
引用
收藏
页码:1599 / 1607
页数:9
相关论文
共 5 条
[1]   CHARGE-PUMP PHASE-LOCK LOOPS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1980, 28 (11) :1849-1858
[2]   A VARIABLE DELAY-LINE PLL FOR CPU - COPROCESSOR SYNCHRONIZATION [J].
JOHNSON, MG ;
HUDSON, EL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) :1218-1223
[3]   A 30-MHZ HYBRID ANALOG DIGITAL CLOCK RECOVERY CIRCUIT IN 2-MU-M CMOS [J].
KIM, B ;
HELMAN, DN ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1385-1394
[4]   AN ENHANCEMENT-MODE MOS VOLTAGE-CONTROLLED LINEAR RESISTOR WITH LARGE DYNAMIC-RANGE [J].
MOON, G ;
ZAGHLOUL, ME ;
NEWCOMB, RW .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (10) :1284-1288
[5]  
SCHUTZ J, 1991 ISSCC, P90