AN INTEGRATED MODULAR AND STANDARD CELL VLSI DESIGN APPROACH

被引:1
作者
KASAI, R
FUKAMI, K
TANSHO, K
KITAZAWA, H
HORIGUCHI, S
机构
[1] NTT Public Corp, Atsugi, Jpn, NTT Public Corp, Atsugi, Jpn
关键词
LOGIC DEVICES - Gates;
D O I
10.1109/JSSC.1985.1052321
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An advanced design method integrating different design approaches is proposed which can attain an optimized chip design within an acceptable turnaround time (TAT). Logic VLSI networks can be generally partitioned into data path logic, control logic, and on-chip memories. The data path logic is primarily realized by using repeatable structured general-purpose function blocks, while the control logic is designed using standard cells or programmable logic arrays (PLAs). A cell library and powerful CAD programs are utilized to shorten the TAT. A CMOS 16-bit microcomputer is designed with this approach and compared with a fully automated standard cell chip. A gate density improvement of 30% is observed. A design effort of only 20 man-months is achieved.
引用
收藏
页码:407 / 412
页数:6
相关论文
共 10 条
[1]  
ADACHI T, 1982, 19TH P DES AUT C, P785
[2]   A HIGHLY AUTOMATED SEMI-CUSTOM APPROACH FOR VLSI [J].
BAUGE, M ;
RICHARME, M ;
VERGNIERES, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (03) :465-472
[3]  
HORIGUCHI S, 1982, FEB ISSCC, P54
[4]  
KANG SM, 1983, IEEE T COMPUT AID D, V2, P18
[5]  
LATTIN WW, 1981, LAMBDA, V2, P34
[6]  
MATSUHIRO K, 1984, IECE JAPAN CAS, V83, P51
[7]  
MUROGA S, 1982, VLSI SYSTEM DESIGN, pCH8
[8]  
OBRESKA M, 1983, OCT P INT C COMP DES, P307
[9]   TUTORIAL SERIES .11. LSI-VLSI BUILDING-BLOCKS [J].
TOBIAS, JR .
COMPUTER, 1981, 14 (08) :83-101
[10]  
UEDA K, 1983, ELECTRON LETT, V9, P77