NEW STACKED CAPACITOR STRUCTURE USING HEMISPHERICAL-GRAIN POLYCRYSTALLINE-SILICON ELECTRODES

被引:28
作者
WATANABE, H
AOTO, N
ADACHI, S
ISHIJIMA, T
IKAWA, E
TERADA, K
机构
[1] Microelectronics Research Laboratories, NEC Corporation, Sagamihara 229, 1120, Shimokuzawa
关键词
D O I
10.1063/1.104705
中图分类号
O59 [应用物理学];
学科分类号
摘要
A new technology which makes storage electrode surfaces uneven has been developed for realizing 64 Mbit dynamic random access memories (DRAMs). This technology utilizes a Si film which is deposited by low-pressure chemical vapor deposition at 550-degrees-C and has hemispherical grains (HSG). The surface area of the HSG-Si film is about twice as large as Si films deposited at other temperatures. The specific temperature, 550-degrees-C, corresponds to the transition temperature of the film structure from amorphous to polycrystalline. By applying the HSG-Si film as the storage electrode of a stacked capacitor, a capacitance of twice the value is obtained. The increase of the capacitance makes it possible to reduce the DRAM cell area, even by using a relatively thick dielectric film, thereby providing higher reliability.
引用
收藏
页码:251 / 253
页数:3
相关论文
共 4 条
[1]  
Ema T., 1988, International Electron Devices Meeting. Technical Digest (IEEE Cat. No.88CH2528-8), P592, DOI 10.1109/IEDM.1988.32884
[2]  
INOUE S, 1989, 21ST C SOL STAT DEV, P141
[3]   HIGH-PERFORMANCE LOW-TEMPERATURE POLY-SI N-CHANNEL TFTS FOR LCD [J].
MIMURA, A ;
KONISHI, N ;
ONO, K ;
OHWADA, J ;
HOSOKAWA, Y ;
ONO, YA ;
SUZUKI, T ;
MIYATA, K ;
KAWAKAMI, H .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (02) :351-359
[4]  
MINE T, 1989, 21ST C SOL STAT DEV, P137