A SINGLE-CHIP VIDEO SIGNAL-PROCESSING ARCHITECTURE FOR IMAGE-PROCESSING, CODING, AND COMPUTER VISION

被引:10
作者
GOODENOUGH, J
MEACHAM, RJ
MORRIS, JD
SEED, NL
IVEY, PA
机构
[1] Department of Electronic and Electrical Engineering, University of Sheffield
关键词
Architectural flexibility - Array core architecture - Datapath - Intelligent memory interface processor - Single chip video signal processing - Video signal processor;
D O I
10.1109/76.473556
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new VLSI architecture for an internally multiprocessing, single chip, SIMD-based Video Signal Processor (VSP) is presented. The limitations of extended DSP architectures and conventional Array Processors are discussed in the context of image processing, coding and computer vision, How this gives rise to the architecture is described, Architectural flexibility is provided by the integration of a novel array-based processing core, together with a RISC Processor, Intelligent Memory Interface Processor, and internal cache RAM. The array core architecture is a second generation, enhanced array whose key features are: 2 b datapath, dual processor mesh-connected array planes and combined SIMD/Systolic functionality, The core is optimized for 2-D windowed operations, particularly 2-D multiply-accumulation and transforms, The device is expected to operate at 80 MHz on low voltage silicon and deliver real-time performance across a range of target applications.
引用
收藏
页码:436 / 445
页数:10
相关论文
共 15 条
[1]  
ACKLAND B, 1993, P IEEE CICC 93
[2]  
BURSKY D, 1994, ELECTRON DES, V42, P151
[3]  
HARRIS C, 1988, 4 ALV VIS C, P147
[4]  
HARRIS DB, 1977, 1977 IEEE INT C AC S, P548
[5]  
HEATON RA, 1989, P IEEE CICC 89
[6]  
INOUE T, 1993, 1993 IEEE SOL STAT C, V36, P36
[7]  
IVEY PA, 1993, IEEE T COMP HYBRIDS, V16
[8]   STRETCH-CORRELATION AS A REAL-TIME ALTERNATIVE TO FEATURE-BASED STEREO MATCHING ALGORITHMS [J].
LANE, RA ;
THACKER, NA ;
SEED, NL .
IMAGE AND VISION COMPUTING, 1994, 12 (04) :203-212
[9]   ADVANCES IN PICTURE CODING [J].
MUSMANN, HG ;
PIRSCH, P ;
GRALLERT, HJ .
PROCEEDINGS OF THE IEEE, 1985, 73 (04) :523-548
[10]   VLSI ARCHITECTURES FOR VIDEO COMPRESSION - A SURVEY [J].
PIRSCH, P ;
DEMASSIEUX, N ;
GEHRKE, W .
PROCEEDINGS OF THE IEEE, 1995, 83 (02) :220-246