ASYMPTOTIC WAVE-FORM EVALUATION FOR TIMING ANALYSIS

被引:983
作者
PILLAGE, LT [1 ]
ROHRER, RA [1 ]
机构
[1] CARNEGIE MELLON UNIV,DEPT ELECT & COMP ENGN,PITTSBURGH,PA 15213
关键词
D O I
10.1109/43.45867
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For digital system designs the propagation delays due to the physical interconnect can have a significant, even dominant, impact on performance. Timing analyzers attempt to capture the effect of the interconnect on the delay with a simplified model, typically an RC tree. For mid-frequency MOS integrated circuits the RC tree methods can predict the delay to within 10 percent of a SPICE simulation and at faster than lOOOx the speed. With continual progress in integrated circuit processing, operating speeds and new technologies are emerging that may require more elaborate interconnect models. Digital bipolar and high-speed MOS integrated systems can require interconnect models which contain coupling capacitors and inductors. In addition, to enable timing verification at the printed circuit board level also requires general RLC interconnect models. Asymptotic Waveform Evaluation (AWE) provides a generalized approach to linear RLC circuit response approximations. The RLC interconnect model may contain floating capacitors, grounded resistors, inductors, and even linear controlled sources. The transient portion of the response is approximated by matching the initial boundary conditions and the first 2q-l moments of the exact response to a lower order q-pole model. For the case of an RC tree model a first-order AWE approximation reduces to the RC tree methods. © 1990 IEEE
引用
收藏
页码:352 / 366
页数:15
相关论文
共 34 条
[1]  
BRYANT RE, 1981, 18TH P DES AUT C
[2]  
CHU CY, 1987, IEEE T COMPUT AID D, V6, P1053
[3]  
Chua L. O., 1975, COMPUTER AIDED ANAL
[4]  
CIRIT MA, 1988, MAY P CUST INT CIRC
[5]  
CULLEN CG, 1980, LINEAR ALGEBRA DIFFE
[6]  
Desoer C.A., 1969, BASIC CIRCUIT THEORY
[8]  
HLI FB, 1954, T IRE, P21
[9]  
HOROWITZ MA, 1984, THESIS STANFORD U
[10]   TIMING ANALYSIS AND PERFORMANCE IMPROVEMENT OF MOS VLSI DESIGNS [J].
JOUPPI, NP .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (04) :650-665