VLSI ARCHITECTURES FOR THE DISCRETE WAVELET TRANSFORM

被引:182
作者
VISHWANATH, M [1 ]
OWENS, RM [1 ]
IRWIN, MJ [1 ]
机构
[1] PENN STATE UNIV,DEPT COMP SCI & ENGN,UNIVERSITY PK,PA 16802
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 1995年 / 42卷 / 05期
关键词
D O I
10.1109/82.386170
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A class of VLSI architectures based on linear systolic arrays, for computing the 1-D Discrete Wavelet Transform (DWT), is presented. The various architectures of this class differ only in the design of their routing networks, which could be systolic, semisystolic, or RAM-based. These architectures compute the Recursive Pyramid Algorithm, which is a reformulation of Mallat's pyramid algorithm for the DWT. The DWT is computed in real time (running DWT), using just N-omega(J-1) cells of storage, where N-omega is the length of the filter and J is the number of octaves. They are ideally suited for single-chip implementation due to their practical I/O rate, small storage, and regularity. The N-point 1-D DWT is computed in 2N cycles. The period can be reduced to N cycles by using N-omega extra MAC's. Our architectures are shown to be optimal in both computation time and in area. A utilization of 100% is achieved for the linear array. Extensions of our architecture for computing the M-band DWT are discussed. Also, two architectures for computing the 2-D DWT (separable case) are discussed. One of these architectures, based on a combination of systolic and parallel filters, computes the N-2-point 2-D DWT, in real time, in N-2+N cycles, using 2NN(omega) cells of storage.
引用
收藏
页码:305 / 316
页数:12
相关论文
共 20 条
[1]  
BEYLKIN G, 1989, FAST WAVELET TRANSFO, V1
[2]   ON PROBLEM TRANSFORMABILITY IN VLSI [J].
HORNICK, S ;
SARRAFZADEH, M .
ALGORITHMICA, 1987, 2 (01) :97-111
[3]  
HUNT B R, 1971, Mathematical Biosciences, V11, P343, DOI 10.1016/0025-5564(71)90093-9
[4]   VLSI ARCHITECTURE FOR THE DISCRETE WAVELET TRANSFORM [J].
KNOWLES, G .
ELECTRONICS LETTERS, 1990, 26 (15) :1184-1185
[5]  
KRONLANDMARTINE.R, 1987, INT J PATTERN RECOGN, V1, P273
[6]   VLSI ARCHITECTURE FOR 2-D DAUBECHIES WAVELET TRANSFORM WITHOUT MULTIPLIERS [J].
LEWIS, AS ;
KNOWLES, G .
ELECTRONICS LETTERS, 1991, 27 (02) :171-173
[7]   MULTIFREQUENCY CHANNEL DECOMPOSITIONS OF IMAGES AND WAVELET MODELS [J].
MALLAT, SG .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1989, 37 (12) :2091-2110
[8]   A THEORY FOR MULTIRESOLUTION SIGNAL DECOMPOSITION - THE WAVELET REPRESENTATION [J].
MALLAT, SG .
IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 1989, 11 (07) :674-693
[9]   SHORT-LENGTH FIR FILTERS AND THEIR USE IN FAST NONRECURSIVE FILTERING [J].
MOU, ZJ ;
DUHAMEL, P .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1991, 39 (06) :1322-1332
[10]  
PARHI KK, 1993, IEEE T VLSI SYST, V1