POWER-CONSUMPTION ESTIMATION IN CMOS VLSI CHIPS

被引:235
作者
LIU, D
SVENSSON, C
机构
[1] Linkoping Univ, Linkoping
关键词
D O I
10.1109/4.293111
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power consumption from logic circuits, interconnections, clock distribution, on chip memories, and off chip driving in CMOS VLSI is estimated. Estimation methods are demonstrated and verified. An estimate tool is created. Power consumption distribution between interconnections, clock distribution, logic gates, memories, and off chip driving are analyzed by examples. Comparisons are done between cell library, gate array, and full custom design. Also comparisons between static and dynamic logic are given. Results show that the power consumption of all interconnections and off chip driving can be up to 20% and 65% of the total power consumption respectively. Compared to cell library design, gate array designed chips consume about 10% more power, and power reduction in full custom designed chips could be 15%.
引用
收藏
页码:663 / 670
页数:8
相关论文
共 17 条
  • [1] Bakoglu H. B., 1990, CIRCUITS INTERCONNEC
  • [2] BURR JB, 1991, IEEE INTERNATIONAL CONFERENCE ON COMPUTER-DESIGN : VLSI IN COMPUTERS AND PROCESSORS, P593, DOI 10.1109/ICCD.1991.139981
  • [3] BURR JB, 1991, IEEE MULTICHIP MODUL, V28, P66
  • [4] CHANDRAKASAN AP, 1992, IEEE J SOLID STATE C, V27
  • [5] DOBBERPUHL DW, 1992, IEEE J SOLID STA NOV, V27
  • [6] DONATH WE, 1979, IEEE T CIRCUITS SYST, V26
  • [7] Geiger R. L., 1990, VLSI DESIGN TECHNIQU
  • [8] HEDENSTIERNA N, 1987, IEEE T COMPUTER AIDE, V6
  • [9] KNIGHT TF, 1988, IEEE J SOLID STATE C, V23
  • [10] TRADING SPEED FOR LOW-POWER BY CHOICE OF SUPPLY AND THRESHOLD VOLTAGES
    LIU, D
    SVENSSON, C
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (01) : 10 - 17