A CMOS 13-B CYCLIC RSD A/D CONVERTER

被引:103
作者
GINETTI, B
JESPERS, PGA
VANDEMEULEBROECKE, A
机构
[1] MIETEC ALCATEL,B-1130 BRUSSELS,BELGIUM
[2] CATHOLIC UNIV LOUVAIN,MICROELECTRON LAB,B-1348 LOUVAIN,BELGIUM
关键词
D O I
10.1109/JSSC.1992.854935
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 13-b CMOS cyclic A/D converter that does not need trimming nor digital calibration is presented. The effects associated with the error on the gain factor 2 as well as the offset errors are corrected by taking full advantage of the redundant signed digit (RSD) principle. The gain error resulting from mismatches among switched capacitors is corrected by a novel strategy that implements an exact multiplication by four after two cycles. As a result, offset errors do not affect the integral or the differential linearities from the RSD algorithm. The remaining overall shift caused by offsets is reduced under the LSB level by a proper choice of capacitor switching sequence. The converter achieves 1/2 LSB integral and differential linearity at 25 kS/s; harmonic distortion is less than -83 dB. Chip area is 2.9 mm2 in a standard CMOS 3-mu-m technology, including control logic and the serial-to-parallel output shift register. Power consumption is 45 mW under +/-5-V supplies.
引用
收藏
页码:957 / 965
页数:9
相关论文
共 10 条
[1]   A MICROPOWER CMOS-INSTRUMENTATION AMPLIFIER [J].
DEGRAUWE, M ;
VITTOZ, E ;
VERBAUWHEDE, I .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (03) :805-807
[2]  
GINETTI B, 1988, AUG S VLSI CIRC, P125
[3]  
GINETTI B, 1990, SEP ESSCIRC, P137
[4]  
HWANG K, 1979, COMPUTER ARITHMETIC
[5]   DESIGN CONSIDERATIONS FOR A HIGH-PERFORMANCE 3-MUM CMOS ANALOG STANDARD-CELL LIBRARY [J].
LABER, CA ;
RAHIM, CF ;
DREYER, SF ;
UEHARA, GT ;
KWOK, PT ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (02) :181-189
[6]   A RATIO-INDEPENDENT ALGORITHMIC ANALOG-TO-DIGITAL CONVERSION TECHNIQUE [J].
LI, PW ;
CHIN, MJ ;
GRAY, PR ;
CASTELLO, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :828-836
[7]  
OHARA H, 1987, IEEE J SOLID STATE C, V22, P920
[8]   REFERENCE REFRESHING CYCLIC ANALOG-TO-DIGITAL AND DIGITAL-TO-ANALOG CONVERTERS [J].
SHIH, CC ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (04) :544-554
[9]  
Shih Chin, 1981, THESIS U CALIFORNIA
[10]   A 12-BIT 1-MSAMPLE/S CAPACITOR ERROR-AVERAGING PIPELINED A/D CONVERTER [J].
SONG, BS ;
TOMPSETT, MF ;
LAKSHMIKUMAR, KR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1324-1333