A 2-DIMENSIONAL, DISTRIBUTED LOGIC ARCHITECTURE

被引:6
作者
IRWIN, MJ
OWENS, RM
机构
[1] Department of Computer Science, The Pennsylvania State University, PA, 16802, University Park
关键词
ASSOCIATIVE MEMORY ARCHITECTURES; FAST FOURIER TRANSFORM; FINE GRAIN PROCESSING; MATRIX MULTIPLICATION; REDUNDANT ARITHMETIC; 2-DIMENSIONAL DISTRIBUTED LOGIC;
D O I
10.1109/12.93742
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new, very fine grain associative architecture. Very fine grain architectures are especially suited for problems with a high degree of parallelism. However, to maintain their fine graininess most fine grain processors are relatively inflexible. Any attempt to increase flexibility increases processor complexity and, thereby, increases graininess. The architecture we present in this paper maintains both a high degree of flexibility and fine graininess. This is done by reducing each processor to an associative memory cell. However, unlike other associative memory processors, ours uses a two-dimensional interconnect and a physically compact memory structure. Arithmetic operations are based on the use of a redundant number system. These features provide a high level of performance. This is particularly true for certain two-dimensional problems which we show can be solved very efficiently on our architecture.
引用
收藏
页码:1094 / 1101
页数:8
相关论文
共 12 条
[1]  
ADAMS SJ, 1985, THESIS PENN STATE U
[2]  
ADAMS SJ, 1986, 4TH P MIT VLSI C, P51
[3]  
Batcher K. E., 1974, P NAT COMPUTER C, P405
[4]  
Foster C., 1976, CONTENT ADDRESSABLE
[5]  
IRWIN MJ, 1987, IEEE COMPUT MAG APR, P61
[6]  
IRWIN MJ, 1990, APR P ICASSP ALB
[7]   VLSI SORTING WITH REDUCED HARDWARE [J].
JAJA, J ;
OWENS, RM .
IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (07) :668-671
[8]  
Kohonen T, 1980, CONTENT ADDRESSABLE
[9]   LOW-COST HIGH-SPEED ASSOCIATIVE MEMORY [J].
LEA, RM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1975, SC10 (03) :179-181
[10]  
NASSIMI D, 1979, IEEE T COMPUT, V27, P2