Architectures for hierarchical and other block matching algorithms

被引:31
作者
Gupta, G
Chakrabarti, C
机构
[1] Department of Electrical Engineering, Telecommunication Research Center, Arizona State University, Tempe
基金
美国国家科学基金会;
关键词
D O I
10.1109/76.475890
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hierarchical block matching is an efficient motion estimation technique which provides an adaptation of the block size and the search area to the properties of the image. In this paper, we propose two novel special-purpose architectures to implement hierarchical block matching for real-time applications, The first architecture is memory-efficient, but requires a large external memory bandwidth and a large number of processors, The second architecture requires significantly fewer processors, but additional on-chip memory, We describe in details the processor architecture, the memory organization and the scheduling for both these architectures, We also show how the second architecture can be modified to handle full-search and 3-step hierarchical search block matching algorithms, with significant reduction in the hardware complexity as compared to existing architectures.
引用
收藏
页码:477 / 489
页数:13
相关论文
共 20 条
[1]  
Bierling M., 1988, Proceedings of the SPIE - The International Society for Optical Engineering, V1001, P942, DOI 10.1117/12.969046
[2]   PARAMETERIZABLE VLSI ARCHITECTURES FOR THE FULL-SEARCH BLOCK-MATCHING ALGORITHM [J].
DEVOS, L ;
STEGHERR, M .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (10) :1309-1316
[3]  
DEVOS L, P SPIE VISUAL COMMUN, V1360, P398
[4]  
GALL D, 1991, COMM ACM, V34
[5]  
GERKEN P, 2ND INT WORKSH 64 KB
[6]  
GUPTA G, 1994 IEEE INT S CIRC, V4, P215
[7]   A SINGLE-CHIP MULTIPROCESSOR FOR MULTIMEDIA - THE MVP [J].
GUTTAG, K ;
GOVE, RJ ;
VANAKEN, JR .
IEEE COMPUTER GRAPHICS AND APPLICATIONS, 1992, 12 (06) :53-64
[8]   AN ADAPTIVE STRATEGY FOR HYBRID IMAGE-CODING [J].
HABIBI, A .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1981, 29 (12) :1736-1740
[9]   AN EFFICIENT AND SIMPLE VLSI TREE ARCHITECTURE FOR MOTION ESTIMATION ALGORITHMS [J].
JEHNG, YS ;
CHEN, LG ;
CHIUEH, TD .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1993, 41 (02) :889-900
[10]  
JEHNG YS, 1992, P IEEE INT S CIRCUIT, P1672