MACROMODELING CMOS CIRCUITS FOR TIMING SIMULATION

被引:38
作者
BROCCO, LM
MCCORMICK, SP
ALLEN, J
机构
[1] MIT,DEPT ELECT ENGN & COMP SCI,CAMBRIDGE,MA 02139
[2] MIT,ELECTR RES LAB,CAMBRIDGE,MA 02139
关键词
Electronic Circuits; Delay Type - Logic Devices--Gates;
D O I
10.1109/43.16802
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A macromodeling and timing simulation technique is presented that allows fast and accurate delay calculations for CMOS circuits. This method is well suited for delay calculations of regular structure VLSI circuits, as well as circuits designed from standard cell libraries. Timing models for both logic gate and transmission gate circuit forms are developed. Typical delay times were within 5% for logic gate circuits and 10% for transmission gate circuits when compared with SPICE results. The execution time of experimental simulator was over two orders of magnitude faster than SPICE.
引用
收藏
页码:1237 / 1249
页数:13
相关论文
共 36 条
[1]  
Bamji C. S., 1985, 22nd ACM/IEEE Design Automation Conference Proceedings 1985 (Cat. No.85CH2142-8), P16, DOI 10.1145/317825.317828
[2]  
BROCCO LM, 1987, THESIS MIT
[3]  
BRYANT RE, 1984, IEEE T COMPUT, V33, P160, DOI 10.1109/TC.1984.1676408
[4]  
BRYANT RE, 1980, LAMBDA, P46
[5]   MOTIS - MOS TIMING SIMULATOR [J].
CHAWLA, BR ;
GUMMEL, HK ;
KOZAK, P .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1975, 22 (12) :901-910
[6]  
CHEN CF, 1984, IEEE INT S CIRCUITS, P538
[8]  
FAN SP, 1977, IEEE INT S CIRCUITS, P700
[9]  
Fyson C. J. R., 1982, IEEE International Conference on Circuits and Computers. ICCC 82, P189
[10]  
HOROWITZ M, 1983, P IEEE INT S CIRCUIT, P198