MODELING THE RELIABILITY OF A CLASS OF FAULT-TOLERANT VLSI/WSI SYSTEMS BASED ON MULTIPLE-LEVEL REDUNDANCY

被引:3
作者
CHEN, YY [1 ]
UPADHYAYA, SJ [1 ]
机构
[1] SUNY BUFFALO, DEPT ELECT & COMP ENGN, BUFFALO, NY 14260 USA
关键词
EXPECTED RELIABILITY; MARKOV MODEL; MULTIPLE-LEVEL REDUNDANCY; RESIDUAL REDUNDANCY; YIELD;
D O I
10.1109/12.286306
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A class of fault-tolerant Very Large Scale Integration (VLSI) and Wafer Scale Integration (WSI) schemes, called the multiple-level redundancy, which incorporates both hierarchical and element level redundancy has been proposed for the design of high yield and high reliability large area array processors. The residual redundancy left unused after successfully reconfiguring and eliminating the manufacturing defects can be used to improve the operational reliability of a system. Since existing techniques for the analysis of the effect of residual redundancy on reliability improvement are not applicable, we present a new hierarchical model to estimate the reliability of the systems designed by our approach. Our model emphasizes the effect of support circuit (interconnection) failures on system reliability, leading to more accurate analysis. We discuss two area prediction models, one based on the regular WSI process, another based on the advanced WSI process, to estimate the area-related parameters. This analysis gives an insight into the practical implementations of fault-tolerant schemes in VLSI/WSI technology. Results of a computer experiment conducted to validate our models are also discussed.
引用
收藏
页码:737 / 748
页数:12
相关论文
共 25 条
[1]  
Bakoglu H. B., 1990, CIRCUITS INTERCONNEC
[2]   ANALYSIS OF TYPICAL FAULT-TOLERANT ARCHITECTURES USING HARP [J].
BAVUSO, SJ ;
DUGAN, JB ;
TRIVEDI, KS ;
ROTHMANN, EM ;
SMITH, WE .
IEEE TRANSACTIONS ON RELIABILITY, 1987, 36 (02) :176-185
[3]   RECONFIGURATION STRATEGIES FOR VLSI PROCESSOR ARRAYS AND TREES USING A MODIFIED DIOGENES APPROACH [J].
BELKHALE, KP ;
BANERJEE, P .
IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (01) :83-96
[4]  
BREWER JE, 1989, WAFER SCALE INTEGRAT, P1
[5]  
Chapman G. H., 1989, Proceedings: International Conference on Wafer Scale Integration (IEEE Cat. No.89CH2680-7), P21, DOI 10.1109/WAFER.1989.47532
[6]   RELIABILITY, RECONFIGURATION, AND SPARE ALLOCATION ISSUES IN BINARY-TREE ARCHITECTURES BASED ON MULTIPLE-LEVEL REDUNDANCY [J].
CHEN, YY ;
UPADHYAYA, SJ .
IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (06) :713-723
[7]  
CHEN YY, 1990, 20TH ANN IEEE INT S, P192
[8]  
Donath W. E., 1979, IEEE Transactions on Circuits and Systems, VCAS-26, P272, DOI 10.1109/TCS.1979.1084635
[9]   RELIABILITY ESTIMATION OF FAULT-TOLERANT SYSTEMS - TOOLS AND TECHNIQUES [J].
GEIST, R ;
TRIVEDI, K .
COMPUTER, 1990, 23 (07) :52-61
[10]   ARCHITECTURAL YIELD OPTIMIZATION FOR WSI [J].
HARDEN, JC ;
STRADER, NR .
IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (01) :88-110