RECONFIGURABLE SIMD MASSIVELY PARALLEL COMPUTERS

被引:29
作者
LI, HW
STOUT, QF
机构
[1] UNIV MICHIGAN,DEPT ELECT ENGN,ADV COMP ARCHITECTURE LAB,ANN ARBOR,MI 48109
[2] UNIV MICHIGAN,DEPT ELECT ENGN,SCI COMP LAB,ANN ARBOR,MI 48109
关键词
D O I
10.1109/5.92038
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reconfigurable SIMD parallel processor is a member of SIMD architectures. Its most distinguished feature is the utilization of the reconfigurability of the interconnection network to 1) establish a network topology well mapped to the algorithm communication graph so that higher efficiency can be achieved, and to 2) remove faulty processors from the network so that the system operation can be kept uninterrupted while maintaining the same or slightly degraded efficiency. This paper describes several existing reconfigurable SIMD parallel architectures and their reconfiguration mechanism, demonstrates the effectiveness of algorithm mapping through reconfiguration, and discusses fault tolerant schemes via reconfiguration.
引用
收藏
页码:429 / 443
页数:15
相关论文
共 56 条
  • [1] ARVIND DK, 1983, IEEE INT S CIRC SYST, P405
  • [2] ILLIAC 4 COMPUTER
    BARNES, GH
    BROWN, RM
    KATO, M
    KUCK, DJ
    SLOTNICK, DL
    STOKES, RA
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1968, C 17 (08) : 746 - &
  • [3] BATCHER KE, 1980, IEEE T COMPUT, V29, P836, DOI 10.1109/TC.1980.1675684
  • [4] CANTONI V, 1985, 7TH P S COMP AR
  • [5] CANTONI V, 1986, PYRAMIDAL SYSTEM COM
  • [6] CHEAN M, 1990, IEEE COMPUT JAN
  • [7] CHEN MS, 1989, 4TH P C HYP CONC COM
  • [8] DALLY WJ, 1986, THESIS CALTECH
  • [9] DALLY WJ, 1987, OCT P INT C COMP DES
  • [10] DALLY WJ, 1986, DISTRIBUTED COMPUTIN, V1