AN EXPERIMENTAL DRAM WITH A NAND-STRUCTURED CELL

被引:13
作者
HASEGAWA, T
TAKASHIMA, D
OGIWARA, R
OHTA, M
SHIRATAKE, S
HAMAMOTO, T
YAMADA, T
AOKI, M
ISHIBASHI, S
OOWAKI, Y
WATANABE, S
MASUOKA, F
机构
[1] Research and Development Center, Toshiba Corporation, Kawasaki
关键词
D O I
10.1109/4.245588
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An experimental 256-Mb dynamic random access memory using a NAND-structured cell (NAND DRAM) has been fabricated. The NAND-structured cell has four memory cells connected in series, which reduces the area of isolation between the adjacent cells and also reduces the bit-line contact area. The cell area per bit measures 0.962 mu m(2), using 0.4-mu m CMOS technology, which is 63% in comparison with the conventional cell. In order to reduce the die size, time division multiplex sense-amplifier (TMS) architecture, in which a sense amplifier is shared by four bit lines, has been newly introduced. The chip area is 464 mm(2), which is 68% compared with the DRAM using the current cell structure. The data can be accessed by a fast-block-access mode up to 512 bytes as well as a random access mode. Typical 112-ns access time of the first data in a block and 30-ns serial cycle time are achieved.
引用
收藏
页码:1099 / 1104
页数:6
相关论文
共 5 条
[1]  
HASEGAWA T, 1993, FEB ISSCC, P46
[2]   MINIMUM SIZE ROM STRUCTURE COMPATIBLE WITH SILICON-GATE E/D MOS LSI [J].
KAWAGOE, H ;
TSUJI, N .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1976, 11 (03) :360-364
[3]  
KIMURA K, 1991, FEB ISSCC, P106
[4]  
KOMIYA H, 1993, FEB ISSCC, P16
[5]  
MASUOKA F, 1987, DEC IEDM, P552