QUARTER-MICROMETER SPI (SELF-ALIGNED POCKET IMPLANTATION) MOSFETS AND ITS APPLICATION FOR LOW SUPPLY VOLTAGE OPERATION

被引:18
作者
HORI, A [1 ]
HIROKI, A [1 ]
NAKAOKA, H [1 ]
SEGAWA, M [1 ]
HORI, T [1 ]
机构
[1] MATSUSHITA ELECT IND CO LTD,CENT LABS,KYOTO 61902,JAPAN
关键词
D O I
10.1109/16.370032
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel SPI (Self-aligned Pocket Implantation) technology has been presented, which improves short channel characteristics without increasing junction capacitance. This technology features a localized pocket implantation using gate electrode and TiSi2 film as self-aligned masks. An epi substrate is used to decrease the surface impurity concentration in the well while maintaining high latch-up immunity. The SPI and the gate to drain overlapped structure such as LATID (Large-Angle-Tilt Implanted Drain) technology allow use of the ultra low impurity concentration in the channel region, resulting in higher saturation drain current at the same gate over-drive compared to conventional device. The carrier velocity reaches 8 x 10(5) cm/sec and subthreshold slope is less than 75 mV/dec, which can be explained by low impurity concentration in the channel and in the substrate. The small gate depletion layer capacitance of SPI MOSFET was estimated by C-V measurement, and it can explain high performance such as small subthreshold slope. On the other hand, the problem and the possibility of low supply voltage operation have been discussed, and it has been proposed that small subthreshold slope is prerequisite for low power device operated at low supply voltage. In addition, the drain junction capacitance of SPI is decreased by 65% for N-MOSFET's, and 69% for P-MOSFET's both compared with conventional devices. This technology yields an unloaded CMOS inverter of 48 psec delay time at the supply voltage of 1.5 V.
引用
收藏
页码:78 / 86
页数:9
相关论文
共 23 条
[1]  
Antoniadis D. A., 1991, International Electron Devices Meeting 1991. Technical Digest (Cat. No.91CH3075-9), P21, DOI 10.1109/IEDM.1991.235433
[2]  
AOKI M, 1992, IEEE ELECTRON DEVICE, V13
[3]   A HIGH-PERFORMANCE 0.25-MU-M CMOS TECHNOLOGY .1. DESIGN AND CHARACTERIZATION [J].
CHANG, WH ;
DAVARI, B ;
WORDEMAN, MR ;
TAUR, Y ;
HSU, CCH ;
RODRIGUEZ, MD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (04) :959-966
[4]   RELATIONSHIP BETWEEN MEASURED AND INTRINSIC TRANSCONDUCTANCES OF FETS [J].
CHOU, SY ;
ANTONIADIS, DA .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (02) :448-450
[5]  
Codella C. F., 1985, International Electron Devices Meeting. Technical Digest (Cat. No. 85CH2252-5), P230
[6]  
DAVARI B, 1992, IEEE T ELECTRON DEV, V39, P959
[7]  
HIRASE J, 1994, IEICE T ELECTRON, VE77C, P350
[8]  
Hori A., 1992, International Electron Devices Meeting 1992. Technical Digest (Cat. No.92CH3211-0), P699, DOI 10.1109/IEDM.1992.307455
[9]   HIGH-PERFORMANCE DUAL-GATE CMOS UTILIZING A NOVEL SELF-ALIGNED POCKET IMPLANTATION (SPI) TECHNOLOGY [J].
HORI, A ;
SEGAWA, M ;
KAMEYAMA, S ;
YASUHIRA, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (09) :1675-1681
[10]  
Hori A., 1991, International Electron Devices Meeting 1991. Technical Digest (Cat. No.91CH3075-9), P641, DOI 10.1109/IEDM.1991.235390