A FAULT TOLERANT MASSIVELY PARALLEL PROCESSING ARCHITECTURE

被引:14
作者
BALASUBRAMANIAN, V
BANERJEE, P
机构
关键词
D O I
10.1016/0743-7315(87)90025-6
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
引用
收藏
页码:363 / 383
页数:21
相关论文
共 14 条
[1]  
BANERJEE P, 1986, IN PRESS 16TH P INT
[2]   ILLIAC 4 COMPUTER [J].
BARNES, GH ;
BROWN, RM ;
KATO, M ;
KUCK, DJ ;
SLOTNICK, DL ;
STOKES, RA .
IEEE TRANSACTIONS ON COMPUTERS, 1968, C 17 (08) :746-&
[3]  
Grey B. O. A., 1984, Fourteenth International Conference on Fault-Tolerant Computing. Digest of Papers (Cat. No. 84CH2050-3), P232
[4]  
KOIKE N, 1985, 1985 P INT C PAR PRO, P583
[5]  
Koren I., 1981, 8th Annual Symposium on Computer Architecture, P425
[6]  
LALA PK, 1985, FAULT TOLERANT FAULT, P197
[7]  
MCMILLEN RJ, 1982, IEEE T COMPUT, V31, P184
[8]  
PEASE MC, 1977, IEEE T COMPUT, V26, P458, DOI 10.1109/TC.1977.1674863
[9]  
PRADHAN DK, 1985, IEEE T COMPUT, V34, P33, DOI 10.1109/TC.1985.1676513
[10]   THE CUBE-CONNECTED CYCLES - A VERSATILE NETWORK FOR PARALLEL COMPUTATION [J].
PREPARATA, FP ;
VUILLEMIN, J .
COMMUNICATIONS OF THE ACM, 1981, 24 (05) :300-309