NEW POLYSILICON PROCESS FOR A BIPOLAR DEVICE - PSA TECHNOLOGY

被引:22
作者
OKADA, K
AOMURA, K
NAKAMURA, T
SHIBA, H
机构
[1] IC Division, Nippon Electric Company, Ltd.
关键词
D O I
10.1109/T-ED.1979.19439
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new polysilicon process has been developed to obtain high packing density, high speed, and low-power LSI's. The new process, called the polysilicon self-aligned (PSA) method is based on a new fabrication concept for dimensional reduction and does not require fine patterning and accurate mask alignment. For an application example of this new method, an emitter-coupled logic (ECL) gate with 0.6 ns delay time, 0.5 pJ power-delay product, and 6400 μm2 gate area has been achieved. Futhermore, by introducing a polysilicon diode (PSD) and Schottky barrier diode (SBD) to the PSA method, a low-power Schottky-diode-transistor-logic (SDTL) gate with 1.6 ns delay time, 0.8 pJ power-delay product, and 2000-μm2gate area has been successfully developed. Copyright © 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:385 / 389
页数:5
相关论文
共 10 条
[1]  
APPELS JA, 1970, PHILIPS RES REP, V25, P118
[2]  
APPELS JA, 1971, PHILIPS RES REP, V26, P157
[3]  
BERGER HH, 1972, FEB INT SOL STAT CIR, P90
[4]  
HART CM, 1972, FEB INT SOL STAT CIR, P92
[5]  
MANILOU J, 1972, SOLID STATE ELECTRON, V15, P1103
[6]  
MCKENNY VG, 1977, FEB IEEE ISSCC, P16
[7]  
OCONNEL TR, 1977, FEB ISSCC, P14
[8]  
PELTZER D, 1971, ELECTRONICS 0301, P52
[9]  
TAKAHASHI T, 1978, FEB ISSCC DIG TECH P, P208
[10]   EVALUATION OF TECHNOLOGY OPTIONS FOR LSI PROCESSING ELEMENTS [J].
VERHOFSTADT, PWJ .
PROCEEDINGS OF THE IEEE, 1976, 64 (06) :842-851