A single-chip 900 MHz CMOS receiver front-end with a high performance low-IF topology

被引:253
作者
Crols, J
Steyaert, MSJ
机构
[1] Katholieke Universiteit Leuven, ESAT-MICAS
关键词
D O I
10.1109/4.482196
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analog receiver front-end chip realized in a 0.7 mu m CMOS technology is presented, It uses a new, high performance, downconverter topology, called double quadrature downconverter, that achieves a phase accuracy of less than 0.30 in a large passband around 900 MHz, without requiring any external component or any tuning or trimming, A high performance low IF receiver topology is developed with this double quadrature downconverter. The proposed low-IF receiver combines the advantages of both the classical IF receiver and the zero-IF receiver: an excellent performance and a very high degree of integration, In this way, it becomes possible to realize a true fully integrated receiver front-end that does not require a single external component and which is, different from the zero-IF receiver, nonetheless totally insensitive to parasitic baseband signals and self-mixing products.
引用
收藏
页码:1483 / 1492
页数:10
相关论文
共 12 条
[1]  
ABIDI AA, 1995, FEB P ISSCC SAN FRAN, P186
[2]  
BALTUS P, 1993, MAR P AACD WORKSH LE, V2, P295
[3]   A 1.5 GHZ HIGHLY LINEAR CMOS DOWNCONVERSION MIXER [J].
CROLS, J ;
STEYAERT, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (07) :736-742
[4]  
CROLS J, 1995, JUN P VLSI CIRC S KY, P87
[5]  
GINGELL MJ, 1973, ELECTR COMMUN, V48, P21
[6]   A 4TH-ORDER BANDPASS SIGMA-DELTA MODULATOR [J].
JANTZI, SA ;
SNELGROVE, WM ;
FERGUSON, PF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (03) :282-291
[7]  
RABAEY D, 1993, MAR P AACD WORKSH LE, V2, P225
[8]  
SEVENHANS J, 1994, FEB P ISSCC SAN FRAN, P44
[9]  
SEVENHANS J, 1991, MAY P CICC
[10]   A 1-GHZ SINGLE-CHIP QUADRATURE MODULATOR [J].
STEYAERT, M ;
ROOVERS, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (08) :1194-1197