PERFORMANCE ANALYSIS OF AN ALL-DIGITAL BPSK DIRECT-SEQUENCE SPREAD-SPECTRUM IF RECEIVER ARCHITECTURE

被引:24
作者
CHUNG, BY [1 ]
CHIEN, C [1 ]
SAMUELI, H [1 ]
JAIN, R [1 ]
机构
[1] UNIV CALIF LOS ANGELES,DEPT ELECT ENGN,LOS ANGELES,CA 90024
关键词
D O I
10.1109/49.233222
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A VLSI architecture for an all-digital binary phase shift keyed (BPSK) direct-sequence (DS) spread spectrum (SS) IF receiver is presented, and an in-depth performance analysis is given. The all-digital architecture incorporates a Costas loop for carrier recovery and a delay-locked loop for clock recovery. For the PN acquisition block, a robust energy detection scheme is proposed to reduce false PN locks over a broad range of signal-to-noise ratios. The proposed architecture is intended for use in the 902-928 MHz unlicensed spread spectrum radio band. A 100 kbs information rate and a 12.7 Mchips/second PN code rate are assumed. The IF center frequency is 12.7 MHz and the IF sampling rate is 50.8 Msamples/second, which is the Nyquist rate for the 25.4 MHz bandwidth signal. Finite wordlength effects have been simulated to optimize the architecture, thereby minimizing the chip area, and results of the finite wordlength simulations demonstrate that the chip architecture achieves a bit error rate performance within 1 dB of theory in an additive white Gaussian noise channel. The probability of PN acquisition within 5 ms is approximately 56% at -17 dB IF input SNR and 82% at -11 dB IF input SNR.
引用
收藏
页码:1096 / 1107
页数:12
相关论文
共 27 条
[1]  
BEELER K, 1990, MAY P CUST INT CIRC
[2]  
COOK CE, 1983, IEEE COMMS SOC M MAR, P8
[3]  
COOPER GR, 1986, MODERN COMMUNICATION
[4]  
Dixon R. C., 1984, SPREAD SPECTRUM SYST, V7nd
[5]  
Gardner F. M, 1979, PHASELOCK TECHNIQUES
[6]   ANALYSIS OF A DITHERING LOOP FOR PN CODE TRACKING [J].
HARTMANN, HP .
IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1974, AE10 (01) :2-9
[7]  
HOLMES JK, 1982, COHERENT SPREAD SPEC
[8]   COMPUTER-AIDED-DESIGN OF A BPSK SPREAD-SPECTRUM CHIP SET [J].
JAIN, R ;
SAMUELI, H ;
YANG, PT ;
CHIEN, C ;
CHEN, GG ;
LAU, LK ;
CHUNG, BY ;
COHEN, EG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (01) :44-58
[9]  
LAU LK, IN PRESS J VLSI SIGN
[10]  
Lindsey W.C., 1972, SYNCHRONIZATION SYST