共 6 条
[1]
Nakagome Y., Sub-1 V swing bus architecture for future low-power ULSI's, Symp. VLSI Circuits Dig. Tech. Papers, pp. 29-30, (1992)
[2]
Bell T., Incredible shrinking computers, IEEE Spectrum, 28, 5, pp. 37-43, (1991)
[3]
Yamauchi H., A low power complete charge-recycling bus architecture for ultra-high data rate ULSI's, Symp. VLSI Circuits Dig. Tech. Papers, pp. 21-22, (1994)
[4]
Kawahara T., A charge recycle refresh for Gb-scale DRAM's in file applications, Symp. VLSI Circuits Dig. Tech. Papers, pp. 41-42, (1993)
[5]
Takashima D., Low power on-chip supply voltage conversion scheme for 1G/4G bit DRAM's, Symp. VLSI Circuits Dig. Tech. Papers, pp. 114-115, (1992)
[6]
Yamauchi H., A 20 ns battery-operated 16 Mb CMOS DRAM, ISSCC Dig. Tech. Papers, pp. 44-45, (1993)