USE OF MINIMUM-ADDER MULTIPLIER BLOCKS IN FIR DIGITAL-FILTERS

被引:375
作者
DEMPSTER, AG
MACLEOD, MD
机构
[1] Department of Engineering, University of Cambridge, Cambridge
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 1995年 / 42卷 / 09期
关键词
D O I
10.1109/82.466647
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The computational complexity of VLSI digital filters using fixed point binary multiplier coefficients is normally dominated by the number of adders used in the implementation of the multipliers. It has been shown that using multiplier blocks to exploit redundancy across the coefficients results in significant reductions in complexity over methods using canonic signed-digit (CSD) representation, which in turn are less complex than standard binary representation. Three new algorithms for the design of multiplier blocks are described: an efficient modification to an existing algorithm, a new algorithm giving better results, and a hybrid of these two which trades off performance against computation time. Significant savings in filter implementation cost over existing techniques result in all three cases. For a given wordlength, it was found that a threshold set size exists above which the multiplier block is extremely likely to be optimal. In this region, design computation time is substantially reduced.
引用
收藏
页码:569 / 577
页数:9
相关论文
共 28 条
[1]   SOME EFFICIENT DIGITAL PREFILTER STRUCTURES [J].
ADAMS, JW ;
WILLSON, AN .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1984, 31 (03) :260-266
[2]   A NEW APPROACH TO FIR DIGITAL-FILTERS WITH FEWER MULTIPLIERS AND REDUCED SENSITIVITY [J].
ADAMS, JW ;
WILLSON, AN .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1983, 30 (05) :277-283
[3]  
Avizienis A, 1961, IRE T ELECTRON COMPU, V10, P389, DOI DOI 10.1109/TEC.1961.5219227
[4]   APPLICATIONS OF SIMULATED ANNEALING FOR THE DESIGN OF SPECIAL DIGITAL-FILTERS [J].
BENVENUTO, N ;
MARCHESI, M ;
UNCINI, A .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1992, 40 (02) :323-332
[5]   PRIMITIVE OPERATOR DIGITAL-FILTERS [J].
BULL, DR ;
HORROCKS, DH .
IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (03) :401-412
[6]   CONSTANT INTEGER MULTIPLICATION USING MINIMUM ADDERS [J].
DEMPSTER, AG ;
MACLEOD, MD .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1994, 141 (05) :407-413
[7]  
DEMPSTER AG, 1994, MATH ASPECTS DIGITAL
[8]   A NEW DESIGN METHOD OF OPTIMAL FINITE WORDLENGTH LINEAR-PHASE FIR DIGITAL-FILTERS [J].
DESA, JPM .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1983, 31 (04) :1032-1034
[9]  
GARNER H., 1965, ADV COMPUT, V6, P131
[10]  
HEUTE U, 1979, PROGRAMS DIGITAL SIG