A 30-MU-A DATA-RETENTION PSEUDOSTATIC RAM WITH VIRTUALLY STATIC RAM MODE

被引:2
作者
SAWADA, K
SAKURAI, T
NOGAMI, K
SATO, K
SHIROTORI, T
KAKUMU, M
MORITA, S
KINUGAWA, M
ASAMI, T
NARITA, K
MATSUNAGA, J
HIGUCHI, A
ISOBE, M
IIZUKA, T
机构
关键词
D O I
10.1109/4.250
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
引用
收藏
页码:12 / 19
页数:8
相关论文
共 11 条
  • [1] CHANEY TJ, 1972, SEP P COMPCON 72 IEE, P317
  • [2] SYNCHRONIZATION RELIABILITY IN CMOS TECHNOLOGY
    FLANNAGAN, ST
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (04) : 880 - 882
  • [3] NOGAMI K, 1987, MAY P S VLSI CIRC, P13
  • [4] NOGAMI K, UNPUB IEEE T ELECTRO
  • [5] OHTANI T, 1987, FEB ISSCC, P264
  • [6] SAKURAI T, 1987, MAY S VLSI CIRC, P45
  • [7] SAKURAI T, 1986, IEEE J SOLID STATE C, V21, P662
  • [8] SAKURAI T, IN PRESS IEEE J SOLI
  • [9] SAKURAI T, 1986, FEB ISSCC, P252
  • [10] SAWADA K, 1986, MAY S VLSI CIRC, P85