ESTIMATION OF TYPICAL POWER OF SYNCHRONOUS CMOS CIRCUITS USING A HIERARCHY OF SIMULATORS

被引:6
作者
VANOOSTENDE, P
SIX, P
VANDEWALLE, J
DEMAN, HJ
机构
[1] INTERUNIV MICROELECTR CTR,VSDM DIV,B-3001 LOUVAIN,BELGIUM
[2] KATHOLIEKE UNIV LEUVEN,ESAT LAB,B-3001 LOUVAIN,BELGIUM
关键词
D O I
10.1109/4.179200
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Accurate power-dissipation analysis and correct supply net sizing are crucial aspects of the design of high-quality and low-cost integrated circuits. Information about the typical and maximal currents is required for both the chip and the system design. This paper presents a new accurate method for typical-current estimation. It is based on circuit-level simulation over a number of clock cycles. Traditionally, a fixed large number of clock cycles is simulated. In our method, the number of clock cycles is incrementally calculated depending on the considered circuit and on the specified accuracy. Existing simulators are combined in an hierarchical way: the representativity of the node activity during the circuit-level simulation is checked against a high-level simulation over a large number of clock cycles.
引用
收藏
页码:26 / 39
页数:14
相关论文
共 26 条
[1]  
BOLSENS I, 1991, ESA J-EUR SPACE AGEN, V15, P243
[2]   MIS - A MULTIPLE-LEVEL LOGIC OPTIMIZATION SYSTEM [J].
BRAYTON, RK ;
RUDELL, R ;
SANGIOVANNIVINCENTELLI, A ;
WANG, AR .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (06) :1062-1081
[4]  
CHAN S, 1990, HIGH PERFORMANCE APR, P69
[5]   ESTIMATION OF MAXIMUM CURRENTS IN MOS IC LOGIC-CIRCUITS [J].
CHOWDHURY, S ;
BARKATULLAH, JS .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (06) :642-654
[6]  
Cochran W. G., 2007, SAMPLING TECHNIQUES
[7]  
DENG AC, 1988, P IEEE ACM INT C COM, P208
[8]   ESTIMATION OF POWER DISSIPATION IN CMOS COMBINATIONAL-CIRCUITS USING BOOLEAN FUNCTION MANIPULATION [J].
DEVADAS, S ;
KEUTZER, K ;
WHITE, J .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (03) :373-383
[9]  
FLECHNER H, ECDP151 REP
[10]   RELIANT - A RELIABILITY-ANALYSIS TOOL FOR VLSI INTERCONNECTS [J].
FROST, DF ;
POOLE, KF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) :458-462