EFFICIENT REALIZATIONS OF THE DISCRETE AND CONTINUOUS WAVELET TRANSFORMS - FROM SINGLE-CHIP IMPLEMENTATIONS TO MAPPINGS ON SIMD ARRAY COMPUTERS

被引:142
作者
CHAKRABARTI, C [1 ]
VISHWANATH, M [1 ]
机构
[1] XEROX CORP,PALO ALTO RES CTR,COMP SCI LAB,PALO ALTO,CA 94304
基金
美国国家科学基金会;
关键词
D O I
10.1109/78.370630
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a wide range of algorithms and architectures for computing the 1-D and 2-D discrete wavelet transform (DWT) and the 1-D and 2-D continuous wavelet transform (CWT). The algorithms and architectures presented here are independent of the size and nature of the wavelet function. New on-line algorithms are proposed for the DWT and the CWT that require significantly small storage. The proposed systolic array and the parallel filter architectures implement these on-line algorithms and are optimal both with respect to area and time (under the word-serial model). Moreover, these architectures are very regular and support single chip implementations in VLSI. The proposed SIMD architectures implement the existing pyramid and a'trous algorithms and are optimal with respect to time.
引用
收藏
页码:759 / 771
页数:13
相关论文
共 18 条