INTEGRATED-CIRCUIT SUBSTRATE COUPLING MODELS BASED ON VORONOI TESSELLATION

被引:39
作者
WEMPLE, IL
YANG, AT
机构
[1] Department of Electrical Engineering, University of Washington, Seattle
关键词
D O I
10.1109/43.476576
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a modeling technique for assessing the impact of substrate-coupled switching noise in CMOS mixed-signal circuits. Since the magnitude of the noise problem is a function of the relative proximity of noisy and sensitive devices, design aids are required which can incorporate the switching noise effects at the post-layout phase of design verification, In our approach, SPICE-compatible lumped element RC substrate macromodels are efficiently generated from the circuit layout using a geometric construct called the Voronoi tessellation, The new models retain the accuracy of previously reported models, but contain orders of magnitude fewer circuit nodes, and are suitable for analyzing larger circuits, The node count reduction is realized by deriving a model topology which automatically adapts itself to the local densities of substrate features associated with the noise coupling, Our strategy has been verified using detailed 2-D device simulation, and successfully applied to some mixed-A/D circuit examples.
引用
收藏
页码:1459 / 1469
页数:11
相关论文
共 21 条
[1]   A SUBSTRATE-REFERENCED DATA-CONVERSION ARCHITECTURE [J].
ALLSTOT, DJ ;
BLACK, WC .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (10) :1212-1217
[2]  
AURENHAMMER F, 1991, COMPUT SURV, V23, P345, DOI 10.1145/116873.116880
[3]  
BAIRD HS, 1978, J DES AUTOM FAULT, V2, P179
[4]  
CLEMENT FJR, 1994, PROCEEDINGS OF THE IEEE 1994 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P537, DOI 10.1109/CICC.1994.379665
[5]   A SWEEPLINE ALGORITHM FOR VORONOI DIAGRAMS [J].
FORTUNE, S .
ALGORITHMICA, 1987, 2 (02) :153-174
[6]  
GEORGE A, 1981, COMPUTER SOLUTION LA
[7]   CHIP SUBSTRATE RESISTANCE MODELING TECHNIQUE FOR INTEGRATED-CIRCUIT DESIGN [J].
JOHNSON, TA ;
KNEPPER, RW ;
MARCELLO, V ;
WANG, W .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1984, 3 (02) :126-134
[8]  
Kumashiro S., 1990, International Electron Devices Meeting 1990. Technical Digest (Cat. No.90CH2865-4), P193, DOI 10.1109/IEDM.1990.237195
[9]  
LAUTHER U, 1981, 18TH P DES AUT C, P555
[10]  
PAJARRE E, 1991, IEEE INTERNATIONAL CONFERENCE ON COMPUTER-DESIGN : VLSI IN COMPUTERS AND PROCESSORS, P34, DOI 10.1109/ICCD.1991.139838