A CMOS LATCH CIRCUIT FOR MULTIPLE-VALUED BIDIRECTIONAL CURRENT SIGNALS

被引:1
作者
CURRENT, KW
机构
[1] Electrical Engineering Department, University of California, Davis, CA
关键词
D O I
10.1080/00207219308925875
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 [电气工程]; 0809 [电子科学与技术];
摘要
A new latch circuit for bi-directional multiple-valued logic (MVL) current signals has been realized in a standard 2-micron poly-silicon gate CMOS process. The circuit accepts and quantizes a bi-directional input current during the SETUP clock phase and latches the quantized input during the HOLD clock phase. Using logical current increments of only 10 muA, the bi-directional current-mode MVL latch set-up and hold time has been determined to total approximately 45 ns. The input/output propagation delay for transitions between adjacent states has been determined to be approximately 45 ns at these low current levels.
引用
收藏
页码:717 / 725
页数:9
相关论文
共 14 条
[1]
CURRENT KW, 1987, 1987 P INT S MULT VA, P16
[2]
CURRENT KW, 1988, 1988 P INT S MULT VA, P40
[3]
CURRENT KW, 1989, 1989 P INT S MULT VA, P54
[4]
CURRENT KW, 1985, 1985 P INT S MULT VA, P318
[5]
DAO TT, 1979, 1979 P INT S MULT VA, P281
[6]
DAVIO M, 1978, 1978 P INT S MULT VA, P104
[7]
ETIEMBLE D, 1986, 1987 INT S MULT VAL
[8]
CMOS CURRENT COMPARATOR-CIRCUIT [J].
FREITAS, DA ;
CURRENT, KW .
ELECTRONICS LETTERS, 1983, 19 (17) :695-697
[9]
FREITAS DA, 1983, P INT S MULT VAL LOG, P190
[10]
A 32X32-BIT MULTIPLIER USING MULTIPLE-VALUED MOS CURRENT-MODE CIRCUITS [J].
KAWAHITO, S ;
KAMEYAMA, M ;
HIGUCHI, T ;
YAMADA, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (01) :124-132