NOVEL MAJOR-MINOR LOOP BUBBLE MEMORY CHIP ORGANIZATION FOR HIGH-PERFORMANCE WITHOUT BLOCK REPLICATION

被引:4
作者
BONYHARD, PI
机构
[1] Bell Laboratories, Murray Hill
关键词
D O I
10.1063/1.327058
中图分类号
O59 [应用物理学];
学科分类号
摘要
Bubble memory chips were originally organized with reentrant major loops, but presently the tendency is towards a block replicate organization, because of the latter's better performance and data integrity protection. However, as shown in this paper, all the advantages of the block replicate organization, and more, can be realized by a novel organization that still uses reentrant major loops and no block replication. This organization features a direct path from the generator to the detector, two replicate/swap gates coupling that path to a pair of reentrant major loops, and double period swap gates coupling the major loops to the minor loops. As a result, average access and request cycle times are reduced to 65% and 75%, respectively, of their previous best values for the same chip capacity, and potential volatility problems are eliminated.
引用
收藏
页码:2213 / 2215
页数:3
相关论文
共 9 条
[1]   EVOLUTION OF BUBBLE CIRCUITS PROCESSED BY A SINGLE MASK LEVEL [J].
BOBECK, AH ;
DANYLCHUK, I ;
ROSSOL, FC ;
STRAUSS, W .
IEEE TRANSACTIONS ON MAGNETICS, 1973, MAG9 (03) :474-480
[2]   MAGNETIC BUBBLE MEMORY CHIP DESIGN [J].
BONYHARD, PI ;
GEUSIC, JE ;
BOBECK, AH ;
CHEN, YS ;
MICHAELIS, PC ;
SMITH, JL .
IEEE TRANSACTIONS ON MAGNETICS, 1973, MAG9 (03) :433-436
[3]   APPLICATIONS OF BUBBLE DEVICES [J].
BONYHARD, PI ;
DANYLCHUK, I ;
KISH, DE ;
SMITH, JL .
IEEE TRANSACTIONS ON MAGNETICS, 1970, MAG6 (03) :447-+
[4]   68 KBIT CAPACITY 16 MUM-PERIOD MAGNETIC-BUBBLE MEMORY CHIP DESIGN WITH 2MUM-MINIMUM FEATURES [J].
BONYHARD, PI ;
SMITH, JL .
IEEE TRANSACTIONS ON MAGNETICS, 1976, 12 (06) :614-617
[5]   ELECTRICAL CHARACTERIZATION OF A PACKAGED 100K BIT MAJOR-MINOR LOOP BUBBLE DEVICE [J].
NADEN, RA ;
KEENAN, WR ;
LEE, DM .
IEEE TRANSACTIONS ON MAGNETICS, 1976, 12 (06) :685-687
[6]   300 KBIT BUBBLE MEMORY CHIP WITH PLANAR STRUCTURE [J].
ORIHARA, S ;
KINOSHITA, R ;
YANASE, T ;
SEGAWA, M ;
MATSUYAMA, S ;
YAMAGISHI, K .
JOURNAL OF APPLIED PHYSICS, 1978, 49 (03) :1930-1932
[7]  
TSUBOYA I, 1977, IEEE T MAGN, V13, P1360, DOI 10.1109/TMAG.1977.1059568
[8]   DESIGN AND CHARACTERIZATION OF 3 MU-M BUBBLE MEMORY CHIPS UTILIZING Y-Y PATTERNS [J].
YOSHIMI, K ;
YOSHIOKA, N ;
URAI, H ;
MORIMOTO, A ;
WADA, Y .
JOURNAL OF APPLIED PHYSICS, 1978, 49 (03) :1918-1923
[9]  
YPMA JE, 1976, AIP C P, V29, P51