LSIS FOR DIGITAL SIGNAL-PROCESSING

被引:10
作者
OHWADA, N
KIMURA, T
DOKEN, M
机构
[1] Musashino Electrical Communication Laboratories, Nippon Telegraph and Telephone Public Corporation, Musashinoshi, Tokyo
关键词
D O I
10.1109/JSSC.1979.1051168
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes high-performance CMOS LSI's for digital signal-processing (DSP) technology, such as digital filter, fast Fourier transform (FFT), discrete Fourier transform (DFT), and digital phase-locked loop (DPLL). First, DSP functions for communication use, functional blocks to compose DSP’ functions, and the types of arithmetic for LSI are discussed. It is explained that multiplier (MPL), variable-length shift register (VSR), and linear arithmetic processor (LAP) have been chosen as the most useful nsp LSI's. Device design for high-speed and low-power CMOS is described and its feasibility is shown as characteristics of propagation delay time at 430 ps and power delay product at 0.073 pJ. The 3-μm effective channel-length CMOS technology has been selected for the DSP LSI because of the high speed, 5 ns, in the case of two input NAND gates and high yield technology. The multiplier architecture is pipeline and uses the Two’s-complement representative, the variable-length shift register uses the binary-select method, and the linear arithmetic processor uses the method of changing the outside connections for realization of DSP functions. Maximum operating frequency of these LSI's is more than 23 MHz at the 5-V source voltage. Power dissipation of a VSR, which has been lossy, is less than 250 mW in the 8-MHz operation. They have wider application to communication systems. High-speed CMOS technology is applied to the digital system equipment up to the second level of the PCM hierarchy. Copyright © 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:214 / 220
页数:7
相关论文
共 7 条
[1]   MODULAR, HIGH-SPEED SERIAL PIPELINE MULTIPLIER FOR DIGITAL SIGNAL-PROCESSING [J].
BALDWIN, GL ;
MORRIS, BL ;
FRASER, DB ;
TRETOLA, AR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (03) :400-408
[2]   TDM-FDM TRANSMULTIPLEXER - DIGITAL POLYPHASE AND FFT [J].
BELLANGE.MG ;
DAGUET, JL .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1974, CO22 (09) :1199-1205
[3]   SPECIAL-PURPOSE HARDWARE FOR DIGITAL FILTERING [J].
FREENY, SL .
PROCEEDINGS OF THE IEEE, 1975, 63 (04) :633-648
[4]   SYSTEMS-ANALYSIS OF A TDM-FDM TRANSLATOR/DIGITAL A-TYPE CHANNEL BANK [J].
FREENY, SL ;
TEWKSBURY, SK ;
KIEBURTZ, RB ;
MINA, KV .
IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1971, CO19 (06) :1050-+
[5]  
HAMPEL D, 1975, IEEE J SOLID STATE C, V10
[6]   PARTITIONING OF DIGITAL FILTERS FOR INTEGRATED CIRCUIT REALIZATION [J].
HEIGHTLEY, JD .
IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1971, CO19 (06) :1059-+
[7]  
LYON RF, 1976, IEEE T COMMUN APR