DESIGN VERIFICATION OF THE WE 32106 MATH ACCELERATOR UNIT

被引:4
作者
MAURER, PM [1 ]
机构
[1] AT&T BELL LABS, HOLMDEL, NJ 07733 USA
来源
IEEE DESIGN & TEST OF COMPUTERS | 1988年 / 5卷 / 03期
关键词
D O I
10.1109/54.7959
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
引用
收藏
页码:11 / 21
页数:11
相关论文
共 12 条
[1]  
AGRAWAL P, 1984, P IEEE INT C COMPUTE, P128
[2]  
BOOTH TL, 1973, IEEE T COMPUTERS MAY, P442
[3]  
CHEN CF, 1984, P 21 DES AUT C, P10
[4]   HINTS ON TEST DATA SELECTION - HELP FOR PRACTICING PROGRAMMER [J].
DEMILLO, RA ;
LIPTON, RJ .
COMPUTER, 1978, 11 (04) :34-41
[5]  
DITZEL DR, 1987, IEEE DESIGN TEST JUN, P21
[6]   CAPTURE-RECAPTURE SAMPLING FOR ESTIMATING SOFTWARE ERROR CONTENT [J].
DURAN, JW ;
WIORKOWSKI, JJ .
IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 1981, 7 (01) :147-148
[7]  
HAYES JP, 1987, IEEE DESIGN TEST AUG, P18
[8]  
LATHROP RH, 1985, P DESIGN AUTOMATION, P630
[9]  
RICHARDS WR, 1982, COMPUTING SURVEY JUN, P159
[10]   PROGRAMMED ALGORITHMS TO COMPUTE TESTS TO DETECT AND DISTINGUISH BETWEEN FAILURES IN LOGIC CIRCUITS [J].
ROTH, JP ;
BOURICIUS, WG ;
SCHNEIDER, PR .
IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, 1967, EC16 (05) :567-+